Home | History | Annotate | Line # | Download | only in nvidia
      1  1.1  jmcneill /* $NetBSD: tegra_clock.h,v 1.1 2015/12/22 22:10:36 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #ifndef _ARM_TEGRA_CLOCK_H
     30  1.1  jmcneill #define _ARM_TEGRA_CLOCK_H
     31  1.1  jmcneill 
     32  1.1  jmcneill enum tegra_clk_type {
     33  1.1  jmcneill 	TEGRA_CLK_FIXED,
     34  1.1  jmcneill 	TEGRA_CLK_PLL,
     35  1.1  jmcneill 	TEGRA_CLK_MUX,
     36  1.1  jmcneill 	TEGRA_CLK_FIXED_DIV,
     37  1.1  jmcneill 	TEGRA_CLK_DIV,
     38  1.1  jmcneill 	TEGRA_CLK_GATE
     39  1.1  jmcneill };
     40  1.1  jmcneill 
     41  1.1  jmcneill struct tegra_fixed_clk {
     42  1.1  jmcneill 	u_int rate;
     43  1.1  jmcneill };
     44  1.1  jmcneill 
     45  1.1  jmcneill struct tegra_fixed_div_clk {
     46  1.1  jmcneill 	u_int div;
     47  1.1  jmcneill };
     48  1.1  jmcneill 
     49  1.1  jmcneill struct tegra_pll_clk {
     50  1.1  jmcneill 	u_int base_reg;
     51  1.1  jmcneill 	u_int divm_mask;
     52  1.1  jmcneill 	u_int divn_mask;
     53  1.1  jmcneill 	u_int divp_mask;
     54  1.1  jmcneill };
     55  1.1  jmcneill 
     56  1.1  jmcneill struct tegra_mux_clk {
     57  1.1  jmcneill 	const char **parents;
     58  1.1  jmcneill 	u_int nparents;
     59  1.1  jmcneill 	u_int reg;
     60  1.1  jmcneill 	u_int bits;
     61  1.1  jmcneill };
     62  1.1  jmcneill 
     63  1.1  jmcneill struct tegra_div_clk {
     64  1.1  jmcneill 	u_int reg;
     65  1.1  jmcneill 	u_int bits;
     66  1.1  jmcneill };
     67  1.1  jmcneill 
     68  1.1  jmcneill struct tegra_gate_clk {
     69  1.1  jmcneill 	u_int set_reg;
     70  1.1  jmcneill 	u_int clr_reg;
     71  1.1  jmcneill 	u_int bits;
     72  1.1  jmcneill };
     73  1.1  jmcneill 
     74  1.1  jmcneill struct tegra_clk {
     75  1.1  jmcneill 	struct clk base;		/* must be first */
     76  1.1  jmcneill 	u_int id;
     77  1.1  jmcneill 	const char *parent;
     78  1.1  jmcneill 	enum tegra_clk_type type;
     79  1.1  jmcneill 	u_int refcnt;
     80  1.1  jmcneill 	union {
     81  1.1  jmcneill 		struct tegra_fixed_clk fixed;
     82  1.1  jmcneill 		struct tegra_pll_clk pll;
     83  1.1  jmcneill 		struct tegra_mux_clk mux;
     84  1.1  jmcneill 		struct tegra_fixed_div_clk fixed_div;
     85  1.1  jmcneill 		struct tegra_div_clk div;
     86  1.1  jmcneill 		struct tegra_gate_clk gate;
     87  1.1  jmcneill 	} u;
     88  1.1  jmcneill };
     89  1.1  jmcneill 
     90  1.1  jmcneill #define TEGRA_CLK_BASE(_tclk)	((_tclk) ? &(_tclk)->base : NULL)
     91  1.1  jmcneill #define TEGRA_CLK_PRIV(_clk)	((struct tegra_clk *)(_clk))
     92  1.1  jmcneill 
     93  1.1  jmcneill #endif /* _ARM_TEGRA_CLOCK_H */
     94