tegra_drm.h revision 1.1 1 1.1 jmcneill /* $NetBSD: tegra_drm.h,v 1.1 2015/11/09 23:05:58 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #ifndef _ARM_TEGRA_DRM_H
30 1.1 jmcneill #define _ARM_TEGRA_DRM_H
31 1.1 jmcneill
32 1.1 jmcneill #include <drm/drm_fb_helper.h>
33 1.1 jmcneill
34 1.1 jmcneill #define DRIVER_AUTHOR "Jared McNeill"
35 1.1 jmcneill
36 1.1 jmcneill #define DRIVER_NAME "tegra"
37 1.1 jmcneill #define DRIVER_DESC "NVIDIA Tegra K1"
38 1.1 jmcneill #define DRIVER_DATE "20151108"
39 1.1 jmcneill
40 1.1 jmcneill #define DRIVER_MAJOR 0
41 1.1 jmcneill #define DRIVER_MINOR 1
42 1.1 jmcneill #define DRIVER_PATCHLEVEL 0
43 1.1 jmcneill
44 1.1 jmcneill struct tegra_framebuffer;
45 1.1 jmcneill
46 1.1 jmcneill struct tegra_drm_softc {
47 1.1 jmcneill device_t sc_dev;
48 1.1 jmcneill struct drm_device *sc_ddev;
49 1.1 jmcneill
50 1.1 jmcneill bus_space_tag_t sc_bst;
51 1.1 jmcneill
52 1.1 jmcneill device_t sc_ddcdev;
53 1.1 jmcneill struct tegra_gpio_pin *sc_pin_hpd;
54 1.1 jmcneill struct tegra_gpio_pin *sc_pin_pll;
55 1.1 jmcneill struct tegra_gpio_pin *sc_pin_power;
56 1.1 jmcneill
57 1.1 jmcneill bool sc_force_dvi;
58 1.1 jmcneill
59 1.1 jmcneill bus_dma_tag_t sc_dmat;
60 1.1 jmcneill bus_dma_segment_t sc_dmasegs[1];
61 1.1 jmcneill bus_size_t sc_dmasize;
62 1.1 jmcneill bus_dmamap_t sc_dmamap;
63 1.1 jmcneill void *sc_dmap;
64 1.1 jmcneill };
65 1.1 jmcneill
66 1.1 jmcneill struct tegra_drmfb_attach_args {
67 1.1 jmcneill struct drm_device *tfa_drm_dev;
68 1.1 jmcneill struct drm_fb_helper *tfa_fb_helper;
69 1.1 jmcneill struct drm_fb_helper_surface_size tfa_fb_sizes;
70 1.1 jmcneill bus_space_tag_t tfa_fb_bst;
71 1.1 jmcneill bus_dma_tag_t tfa_fb_dmat;
72 1.1 jmcneill };
73 1.1 jmcneill
74 1.1 jmcneill struct tegra_crtc {
75 1.1 jmcneill struct drm_crtc base;
76 1.1 jmcneill bus_space_tag_t bst;
77 1.1 jmcneill bus_space_handle_t bsh;
78 1.1 jmcneill bus_size_t size;
79 1.1 jmcneill int intr;
80 1.1 jmcneill int index;
81 1.1 jmcneill };
82 1.1 jmcneill
83 1.1 jmcneill struct tegra_encoder {
84 1.1 jmcneill struct drm_encoder base;
85 1.1 jmcneill bus_space_tag_t bst;
86 1.1 jmcneill bus_space_handle_t bsh;
87 1.1 jmcneill bus_size_t size;
88 1.1 jmcneill };
89 1.1 jmcneill
90 1.1 jmcneill struct tegra_connector {
91 1.1 jmcneill struct drm_connector base;
92 1.1 jmcneill device_t ddcdev;
93 1.1 jmcneill struct tegra_gpio_pin *hpd;
94 1.1 jmcneill
95 1.1 jmcneill bool has_hdmi_sink;
96 1.1 jmcneill bool has_audio;
97 1.1 jmcneill };
98 1.1 jmcneill
99 1.1 jmcneill struct tegra_framebuffer {
100 1.1 jmcneill struct drm_framebuffer base;
101 1.1 jmcneill };
102 1.1 jmcneill
103 1.1 jmcneill struct tegra_fbdev {
104 1.1 jmcneill struct drm_fb_helper helper;
105 1.1 jmcneill };
106 1.1 jmcneill
107 1.1 jmcneill #define HDMI_READ(enc, reg) \
108 1.1 jmcneill bus_space_read_4((enc)->bst, (enc)->bsh, (reg))
109 1.1 jmcneill #define HDMI_WRITE(enc, reg, val) \
110 1.1 jmcneill bus_space_write_4((enc)->bst, (enc)->bsh, (reg), (val))
111 1.1 jmcneill #define HDMI_SET_CLEAR(enc, reg, set, clr) \
112 1.1 jmcneill tegra_reg_set_clear((enc)->bst, (enc)->bsh, (reg), (set), (clr))
113 1.1 jmcneill
114 1.1 jmcneill #define DC_READ(crtc, reg) \
115 1.1 jmcneill bus_space_read_4((crtc)->bst, (crtc)->bsh, (reg))
116 1.1 jmcneill #define DC_WRITE(crtc, reg, val) \
117 1.1 jmcneill bus_space_write_4((crtc)->bst, (crtc)->bsh, (reg), (val))
118 1.1 jmcneill #define DC_SET_CLEAR(crtc, reg, set, clr) \
119 1.1 jmcneill tegra_reg_set_clear((crtc)->bst, (crtc)->bsh, (reg), (set), (clr))
120 1.1 jmcneill
121 1.1 jmcneill #define TEGRA_DC_DEPTH 32
122 1.1 jmcneill
123 1.1 jmcneill #define tegra_drm_private(ddev) (ddev)->dev_private
124 1.1 jmcneill #define to_tegra_crtc(x) container_of(x, struct tegra_crtc, base)
125 1.1 jmcneill #define to_tegra_encoder(x) container_of(x, struct tegra_encoder, base)
126 1.1 jmcneill #define to_tegra_connector(x) container_of(x, struct tegra_connector, base)
127 1.1 jmcneill #define to_tegra_framebuffer(x) container_of(x, struct tegra_framebuffer, base)
128 1.1 jmcneill #define to_tegra_fbdev(x) container_of(x, struct tegra_fbdev, helper)
129 1.1 jmcneill
130 1.1 jmcneill int tegra_drm_mode_init(struct drm_device *);
131 1.1 jmcneill int tegra_drm_fb_init(struct drm_device *);
132 1.1 jmcneill
133 1.1 jmcneill #endif /* _ARM_TEGRA_DRM_H */
134