Home | History | Annotate | Line # | Download | only in nvidia
tegra_drm.h revision 1.7
      1  1.7      maya /* $NetBSD: tegra_drm.h,v 1.7 2016/12/17 12:11:38 maya Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #ifndef _ARM_TEGRA_DRM_H
     30  1.1  jmcneill #define _ARM_TEGRA_DRM_H
     31  1.1  jmcneill 
     32  1.1  jmcneill #include <drm/drm_fb_helper.h>
     33  1.1  jmcneill 
     34  1.1  jmcneill #define DRIVER_AUTHOR		"Jared McNeill"
     35  1.1  jmcneill 
     36  1.1  jmcneill #define DRIVER_NAME		"tegra"
     37  1.1  jmcneill #define DRIVER_DESC		"NVIDIA Tegra K1"
     38  1.1  jmcneill #define DRIVER_DATE		"20151108"
     39  1.1  jmcneill 
     40  1.1  jmcneill #define DRIVER_MAJOR		0
     41  1.1  jmcneill #define DRIVER_MINOR		1
     42  1.1  jmcneill #define DRIVER_PATCHLEVEL	0
     43  1.1  jmcneill 
     44  1.1  jmcneill struct tegra_framebuffer;
     45  1.1  jmcneill 
     46  1.4  jmcneill struct tegra_gem_object;
     47  1.4  jmcneill 
     48  1.1  jmcneill struct tegra_drm_softc {
     49  1.1  jmcneill 	device_t		sc_dev;
     50  1.1  jmcneill 	struct drm_device	*sc_ddev;
     51  1.1  jmcneill 
     52  1.1  jmcneill 	bus_space_tag_t		sc_bst;
     53  1.3  jmcneill 	bus_dma_tag_t		sc_dmat;
     54  1.1  jmcneill 
     55  1.5  jmcneill 	int			sc_phandle;
     56  1.5  jmcneill 
     57  1.6  jmcneill 	struct clk		*sc_clk_host1x;
     58  1.6  jmcneill 	struct fdtbus_reset	*sc_rst_host1x;
     59  1.6  jmcneill 
     60  1.6  jmcneill 	struct clk		*sc_clk_dc[2];
     61  1.6  jmcneill 	struct clk		*sc_clk_dc_parent[2];
     62  1.6  jmcneill 	struct fdtbus_reset	*sc_rst_dc[2];
     63  1.6  jmcneill 
     64  1.6  jmcneill 	struct clk		*sc_clk_hdmi;
     65  1.6  jmcneill 	struct clk		*sc_clk_hdmi_parent;
     66  1.6  jmcneill 	struct fdtbus_reset	*sc_rst_hdmi;
     67  1.6  jmcneill 
     68  1.5  jmcneill 	i2c_tag_t		sc_ddc;
     69  1.5  jmcneill 	struct fdtbus_gpio_pin	*sc_pin_hpd;
     70  1.5  jmcneill 
     71  1.1  jmcneill 	bool			sc_force_dvi;
     72  1.1  jmcneill 
     73  1.2  jmcneill 	uint32_t		sc_vbl_received[2];
     74  1.1  jmcneill };
     75  1.1  jmcneill 
     76  1.1  jmcneill struct tegra_drmfb_attach_args {
     77  1.1  jmcneill 	struct drm_device	*tfa_drm_dev;
     78  1.1  jmcneill 	struct drm_fb_helper	*tfa_fb_helper;
     79  1.1  jmcneill 	struct drm_fb_helper_surface_size tfa_fb_sizes;
     80  1.1  jmcneill 	bus_space_tag_t		tfa_fb_bst;
     81  1.1  jmcneill 	bus_dma_tag_t		tfa_fb_dmat;
     82  1.7      maya 	uint32_t		tfa_fb_linebytes;
     83  1.1  jmcneill };
     84  1.1  jmcneill 
     85  1.1  jmcneill struct tegra_crtc {
     86  1.1  jmcneill 	struct drm_crtc		base;
     87  1.1  jmcneill 	bus_space_tag_t		bst;
     88  1.1  jmcneill 	bus_space_handle_t	bsh;
     89  1.1  jmcneill 	bus_size_t		size;
     90  1.1  jmcneill 	int			intr;
     91  1.1  jmcneill 	int			index;
     92  1.2  jmcneill 	void			*ih;
     93  1.4  jmcneill 	bool			enabled;
     94  1.6  jmcneill 	struct clk		*clk_parent;
     95  1.4  jmcneill 
     96  1.4  jmcneill 	struct tegra_gem_object	*cursor_obj;
     97  1.4  jmcneill 	int			cursor_x;
     98  1.4  jmcneill 	int			cursor_y;
     99  1.1  jmcneill };
    100  1.1  jmcneill 
    101  1.1  jmcneill struct tegra_encoder {
    102  1.1  jmcneill 	struct drm_encoder	base;
    103  1.1  jmcneill 	bus_space_tag_t		bst;
    104  1.1  jmcneill 	bus_space_handle_t	bsh;
    105  1.1  jmcneill 	bus_size_t		size;
    106  1.1  jmcneill };
    107  1.1  jmcneill 
    108  1.1  jmcneill struct tegra_connector {
    109  1.1  jmcneill 	struct drm_connector	base;
    110  1.5  jmcneill 	i2c_tag_t		ddc;
    111  1.3  jmcneill 	struct i2c_adapter	*adapter;
    112  1.5  jmcneill 	struct fdtbus_gpio_pin	*hpd;
    113  1.1  jmcneill 
    114  1.1  jmcneill 	bool			has_hdmi_sink;
    115  1.1  jmcneill 	bool			has_audio;
    116  1.1  jmcneill };
    117  1.1  jmcneill 
    118  1.3  jmcneill struct tegra_gem_object {
    119  1.3  jmcneill 	struct drm_gem_object	base;
    120  1.3  jmcneill 	bus_dma_tag_t		dmat;
    121  1.3  jmcneill 	bus_dma_segment_t	dmasegs[1];
    122  1.3  jmcneill 	bus_size_t		dmasize;
    123  1.3  jmcneill 	bus_dmamap_t		dmamap;
    124  1.3  jmcneill 	void			*dmap;
    125  1.3  jmcneill };
    126  1.3  jmcneill 
    127  1.1  jmcneill struct tegra_framebuffer {
    128  1.1  jmcneill 	struct drm_framebuffer	base;
    129  1.3  jmcneill 	struct tegra_gem_object *obj;
    130  1.1  jmcneill };
    131  1.1  jmcneill 
    132  1.1  jmcneill struct tegra_fbdev {
    133  1.1  jmcneill 	struct drm_fb_helper	helper;
    134  1.1  jmcneill };
    135  1.1  jmcneill 
    136  1.1  jmcneill #define HDMI_READ(enc, reg)			\
    137  1.1  jmcneill     bus_space_read_4((enc)->bst, (enc)->bsh, (reg))
    138  1.1  jmcneill #define HDMI_WRITE(enc, reg, val)		\
    139  1.1  jmcneill     bus_space_write_4((enc)->bst, (enc)->bsh, (reg), (val))
    140  1.1  jmcneill #define HDMI_SET_CLEAR(enc, reg, set, clr)	\
    141  1.1  jmcneill     tegra_reg_set_clear((enc)->bst, (enc)->bsh, (reg), (set), (clr))
    142  1.1  jmcneill 
    143  1.1  jmcneill #define DC_READ(crtc, reg)			\
    144  1.1  jmcneill     bus_space_read_4((crtc)->bst, (crtc)->bsh, (reg))
    145  1.1  jmcneill #define DC_WRITE(crtc, reg, val)		\
    146  1.1  jmcneill     bus_space_write_4((crtc)->bst, (crtc)->bsh, (reg), (val))
    147  1.1  jmcneill #define DC_SET_CLEAR(crtc, reg, set, clr)	\
    148  1.1  jmcneill     tegra_reg_set_clear((crtc)->bst, (crtc)->bsh, (reg), (set), (clr))
    149  1.1  jmcneill 
    150  1.1  jmcneill #define TEGRA_DC_DEPTH		32
    151  1.1  jmcneill 
    152  1.1  jmcneill #define tegra_drm_private(ddev)	(ddev)->dev_private
    153  1.1  jmcneill #define to_tegra_crtc(x)	container_of(x, struct tegra_crtc, base)
    154  1.1  jmcneill #define to_tegra_encoder(x)	container_of(x, struct tegra_encoder, base)
    155  1.1  jmcneill #define to_tegra_connector(x)	container_of(x, struct tegra_connector, base)
    156  1.1  jmcneill #define to_tegra_framebuffer(x)	container_of(x, struct tegra_framebuffer, base)
    157  1.1  jmcneill #define to_tegra_fbdev(x)	container_of(x, struct tegra_fbdev, helper)
    158  1.3  jmcneill #define to_tegra_gem_obj(x)	container_of(x, struct tegra_gem_object, base)
    159  1.1  jmcneill 
    160  1.1  jmcneill int	tegra_drm_mode_init(struct drm_device *);
    161  1.1  jmcneill int	tegra_drm_fb_init(struct drm_device *);
    162  1.2  jmcneill u32	tegra_drm_get_vblank_counter(struct drm_device *, int);
    163  1.2  jmcneill int	tegra_drm_enable_vblank(struct drm_device *, int);
    164  1.2  jmcneill void	tegra_drm_disable_vblank(struct drm_device *, int);
    165  1.3  jmcneill int	tegra_drm_framebuffer_init(struct drm_device *,
    166  1.3  jmcneill 	    struct tegra_framebuffer *);
    167  1.3  jmcneill 
    168  1.3  jmcneill struct tegra_gem_object *tegra_drm_obj_alloc(struct drm_device *, size_t);
    169  1.3  jmcneill void	tegra_drm_obj_free(struct tegra_gem_object *);
    170  1.3  jmcneill 
    171  1.3  jmcneill int	tegra_drm_gem_fault(struct uvm_faultinfo *, vaddr_t, struct vm_page **,
    172  1.3  jmcneill 	    int, int, vm_prot_t, int);
    173  1.3  jmcneill void	tegra_drm_gem_free_object(struct drm_gem_object *);
    174  1.1  jmcneill 
    175  1.1  jmcneill #endif /* _ARM_TEGRA_DRM_H */
    176