Home | History | Annotate | Line # | Download | only in nvidia
tegra_gpio.c revision 1.8.10.1
      1  1.8.10.1  pgoyette /* $NetBSD: tegra_gpio.c,v 1.8.10.1 2018/07/28 04:37:28 pgoyette Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29       1.1  jmcneill #include <sys/cdefs.h>
     30  1.8.10.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: tegra_gpio.c,v 1.8.10.1 2018/07/28 04:37:28 pgoyette Exp $");
     31       1.1  jmcneill 
     32       1.1  jmcneill #include <sys/param.h>
     33       1.1  jmcneill #include <sys/bus.h>
     34       1.1  jmcneill #include <sys/device.h>
     35       1.1  jmcneill #include <sys/intr.h>
     36       1.1  jmcneill #include <sys/systm.h>
     37       1.1  jmcneill #include <sys/kernel.h>
     38       1.1  jmcneill #include <sys/kmem.h>
     39       1.1  jmcneill #include <sys/gpio.h>
     40       1.1  jmcneill 
     41       1.1  jmcneill #include <dev/gpio/gpiovar.h>
     42       1.1  jmcneill 
     43       1.1  jmcneill #include <arm/nvidia/tegra_reg.h>
     44       1.1  jmcneill #include <arm/nvidia/tegra_gpioreg.h>
     45       1.1  jmcneill #include <arm/nvidia/tegra_var.h>
     46       1.1  jmcneill 
     47       1.4  jmcneill #include <dev/fdt/fdtvar.h>
     48       1.4  jmcneill 
     49       1.1  jmcneill const struct tegra_gpio_pinbank {
     50       1.1  jmcneill 	const char *name;
     51       1.1  jmcneill 	bus_size_t base;
     52       1.1  jmcneill } tegra_gpio_pinbanks [] = {
     53       1.1  jmcneill 	{ "A", 0x000 },
     54       1.1  jmcneill 	{ "B", 0x004 },
     55       1.1  jmcneill 	{ "C", 0x008 },
     56       1.1  jmcneill 	{ "D", 0x00c },
     57       1.1  jmcneill 	{ "E", 0x100 },
     58       1.1  jmcneill 	{ "F", 0x104 },
     59       1.1  jmcneill 	{ "G", 0x108 },
     60       1.1  jmcneill 	{ "H", 0x10c },
     61       1.1  jmcneill 	{ "I", 0x200 },
     62       1.1  jmcneill 	{ "J", 0x204 },
     63       1.1  jmcneill 	{ "K", 0x208 },
     64       1.1  jmcneill 	{ "L", 0x20c },
     65       1.1  jmcneill 	{ "M", 0x300 },
     66       1.1  jmcneill 	{ "N", 0x304 },
     67       1.1  jmcneill 	{ "O", 0x308 },
     68       1.1  jmcneill 	{ "P", 0x30c },
     69       1.1  jmcneill 	{ "Q", 0x400 },
     70       1.1  jmcneill 	{ "R", 0x404 },
     71       1.1  jmcneill 	{ "S", 0x408 },
     72       1.1  jmcneill 	{ "T", 0x40c },
     73       1.1  jmcneill 	{ "U", 0x500 },
     74       1.1  jmcneill 	{ "V", 0x504 },
     75       1.1  jmcneill 	{ "W", 0x508 },
     76       1.1  jmcneill 	{ "X", 0x50c },
     77       1.1  jmcneill 	{ "Y", 0x600 },
     78       1.1  jmcneill 	{ "Z", 0x604 },
     79       1.1  jmcneill 	{ "AA", 0x608 },
     80       1.1  jmcneill 	{ "BB", 0x60c },
     81       1.1  jmcneill 	{ "CC", 0x700 },
     82       1.1  jmcneill 	{ "DD", 0x704 },
     83       1.1  jmcneill 	{ "EE", 0x708 }
     84       1.1  jmcneill };
     85       1.1  jmcneill 
     86       1.1  jmcneill static int	tegra_gpio_match(device_t, cfdata_t, void *);
     87       1.1  jmcneill static void	tegra_gpio_attach(device_t, device_t, void *);
     88       1.1  jmcneill 
     89       1.4  jmcneill static void *	tegra_gpio_fdt_acquire(device_t, const void *,
     90       1.4  jmcneill 		    size_t, int);
     91       1.4  jmcneill static void	tegra_gpio_fdt_release(device_t, void *);
     92       1.6  jmcneill static int	tegra_gpio_fdt_read(device_t, void *, bool);
     93       1.6  jmcneill static void	tegra_gpio_fdt_write(device_t, void *, int, bool);
     94       1.4  jmcneill 
     95       1.4  jmcneill struct fdtbus_gpio_controller_func tegra_gpio_funcs = {
     96       1.4  jmcneill 	.acquire = tegra_gpio_fdt_acquire,
     97       1.4  jmcneill 	.release = tegra_gpio_fdt_release,
     98       1.4  jmcneill 	.read = tegra_gpio_fdt_read,
     99       1.4  jmcneill 	.write = tegra_gpio_fdt_write
    100       1.4  jmcneill };
    101       1.4  jmcneill 
    102       1.1  jmcneill struct tegra_gpio_softc;
    103       1.1  jmcneill 
    104       1.1  jmcneill struct tegra_gpio_bank {
    105       1.1  jmcneill 	struct tegra_gpio_softc *bank_sc;
    106       1.1  jmcneill 	const struct tegra_gpio_pinbank *bank_pb;
    107       1.1  jmcneill 	device_t		bank_dev;
    108       1.1  jmcneill 	struct gpio_chipset_tag	bank_gc;
    109       1.1  jmcneill 	gpio_pin_t		bank_pins[8];
    110       1.1  jmcneill };
    111       1.1  jmcneill 
    112       1.1  jmcneill struct tegra_gpio_softc {
    113       1.1  jmcneill 	device_t		sc_dev;
    114       1.1  jmcneill 	bus_space_tag_t		sc_bst;
    115       1.1  jmcneill 	bus_space_handle_t	sc_bsh;
    116       1.1  jmcneill 
    117       1.1  jmcneill 	struct tegra_gpio_bank *sc_banks;
    118       1.1  jmcneill };
    119       1.1  jmcneill 
    120       1.1  jmcneill struct tegra_gpio_pin {
    121       1.1  jmcneill 	struct tegra_gpio_softc *pin_sc;
    122       1.1  jmcneill 	struct tegra_gpio_bank	pin_bank;
    123       1.1  jmcneill 	int			pin_no;
    124       1.1  jmcneill 	u_int			pin_flags;
    125       1.4  jmcneill 	bool			pin_actlo;
    126       1.1  jmcneill };
    127       1.1  jmcneill 
    128       1.1  jmcneill static void	tegra_gpio_attach_bank(struct tegra_gpio_softc *, u_int);
    129       1.1  jmcneill 
    130       1.1  jmcneill static int	tegra_gpio_pin_read(void *, int);
    131       1.1  jmcneill static void	tegra_gpio_pin_write(void *, int, int);
    132       1.1  jmcneill static void	tegra_gpio_pin_ctl(void *, int, int);
    133       1.1  jmcneill 
    134       1.1  jmcneill static int	tegra_gpio_cfprint(void *, const char *);
    135       1.1  jmcneill 
    136       1.1  jmcneill CFATTACH_DECL_NEW(tegra_gpio, sizeof(struct tegra_gpio_softc),
    137       1.1  jmcneill 	tegra_gpio_match, tegra_gpio_attach, NULL, NULL);
    138       1.1  jmcneill 
    139       1.1  jmcneill #define GPIO_WRITE(bank, reg, val) \
    140       1.1  jmcneill 	bus_space_write_4((bank)->bank_sc->sc_bst, \
    141       1.1  jmcneill 	    (bank)->bank_sc->sc_bsh, \
    142       1.1  jmcneill 	    (bank)->bank_pb->base + (reg), (val))
    143       1.1  jmcneill #define GPIO_READ(bank, reg) \
    144       1.1  jmcneill 	bus_space_read_4((bank)->bank_sc->sc_bst, \
    145       1.1  jmcneill 	    (bank)->bank_sc->sc_bsh, \
    146       1.1  jmcneill 	    (bank)->bank_pb->base + (reg))
    147       1.1  jmcneill 
    148       1.1  jmcneill static int
    149       1.1  jmcneill tegra_gpio_match(device_t parent, cfdata_t cf, void *aux)
    150       1.1  jmcneill {
    151       1.8  jmcneill 	const char * const compatible[] = {
    152       1.8  jmcneill 		"nvidia,tegra210-gpio",
    153       1.8  jmcneill 		"nvidia,tegra124-gpio",
    154       1.8  jmcneill 		"nvidia,tegra30-gpio",
    155       1.8  jmcneill 		NULL
    156       1.8  jmcneill 	};
    157       1.4  jmcneill 	struct fdt_attach_args * const faa = aux;
    158       1.4  jmcneill 
    159       1.4  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
    160       1.1  jmcneill }
    161       1.1  jmcneill 
    162       1.1  jmcneill static void
    163       1.1  jmcneill tegra_gpio_attach(device_t parent, device_t self, void *aux)
    164       1.1  jmcneill {
    165       1.1  jmcneill 	struct tegra_gpio_softc * const sc = device_private(self);
    166       1.4  jmcneill 	struct fdt_attach_args * const faa = aux;
    167       1.4  jmcneill 	bus_addr_t addr;
    168       1.4  jmcneill 	bus_size_t size;
    169       1.4  jmcneill 	int error;
    170       1.1  jmcneill 	u_int n;
    171       1.1  jmcneill 
    172       1.4  jmcneill 	if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
    173       1.4  jmcneill 		aprint_error(": couldn't get registers\n");
    174       1.4  jmcneill 		return;
    175       1.4  jmcneill 	}
    176       1.4  jmcneill 
    177       1.1  jmcneill 	sc->sc_dev = self;
    178       1.4  jmcneill 	sc->sc_bst = faa->faa_bst;
    179       1.4  jmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    180       1.4  jmcneill 	if (error) {
    181  1.8.10.1  pgoyette 		aprint_error(": couldn't map %#" PRIx64 ": %d",
    182  1.8.10.1  pgoyette 		    (uint64_t)addr, error);
    183       1.4  jmcneill 		return;
    184       1.4  jmcneill 	}
    185       1.1  jmcneill 
    186       1.1  jmcneill 	aprint_naive("\n");
    187       1.1  jmcneill 	aprint_normal(": GPIO\n");
    188       1.1  jmcneill 
    189       1.1  jmcneill 	const u_int nbank = __arraycount(tegra_gpio_pinbanks);
    190       1.1  jmcneill 	sc->sc_banks = kmem_zalloc(sizeof(*sc->sc_banks) * nbank, KM_SLEEP);
    191       1.1  jmcneill 	for (n = 0; n < nbank; n++) {
    192       1.1  jmcneill 		tegra_gpio_attach_bank(sc, n);
    193       1.1  jmcneill 	}
    194       1.4  jmcneill 
    195       1.4  jmcneill 	fdtbus_register_gpio_controller(self, faa->faa_phandle,
    196       1.4  jmcneill 	    &tegra_gpio_funcs);
    197       1.1  jmcneill }
    198       1.1  jmcneill 
    199       1.1  jmcneill static void
    200       1.1  jmcneill tegra_gpio_attach_bank(struct tegra_gpio_softc *sc, u_int bankno)
    201       1.1  jmcneill {
    202       1.1  jmcneill 	struct tegra_gpio_bank *bank = &sc->sc_banks[bankno];
    203       1.1  jmcneill 	struct gpiobus_attach_args gba;
    204       1.1  jmcneill 	u_int pin;
    205       1.1  jmcneill 
    206       1.1  jmcneill 	bank->bank_sc = sc;
    207       1.1  jmcneill 	bank->bank_pb = &tegra_gpio_pinbanks[bankno];
    208       1.1  jmcneill 	bank->bank_gc.gp_cookie = bank;
    209       1.1  jmcneill 	bank->bank_gc.gp_pin_read = tegra_gpio_pin_read;
    210       1.1  jmcneill 	bank->bank_gc.gp_pin_write = tegra_gpio_pin_write;
    211       1.1  jmcneill 	bank->bank_gc.gp_pin_ctl = tegra_gpio_pin_ctl;
    212       1.1  jmcneill 
    213       1.1  jmcneill 	const uint32_t cnf = GPIO_READ(bank, GPIO_CNF_REG);
    214       1.1  jmcneill 
    215       1.1  jmcneill 	for (pin = 0; pin < __arraycount(bank->bank_pins); pin++) {
    216       1.1  jmcneill 		bank->bank_pins[pin].pin_num = pin;
    217       1.1  jmcneill 		/* skip pins in SFIO mode */
    218       1.1  jmcneill 		if ((cnf & __BIT(pin)) == 0)
    219       1.1  jmcneill 			continue;
    220       1.1  jmcneill 		bank->bank_pins[pin].pin_caps =
    221       1.1  jmcneill 		    GPIO_PIN_INPUT | GPIO_PIN_OUTPUT |
    222       1.1  jmcneill 		    GPIO_PIN_TRISTATE;
    223       1.1  jmcneill 		bank->bank_pins[pin].pin_state =
    224       1.1  jmcneill 		    tegra_gpio_pin_read(bank, pin);
    225       1.1  jmcneill 	}
    226       1.1  jmcneill 
    227       1.1  jmcneill 	memset(&gba, 0, sizeof(gba));
    228       1.1  jmcneill 	gba.gba_gc = &bank->bank_gc;
    229       1.1  jmcneill 	gba.gba_pins = bank->bank_pins;
    230       1.1  jmcneill 	gba.gba_npins = __arraycount(bank->bank_pins);
    231       1.1  jmcneill 
    232       1.1  jmcneill 	bank->bank_dev = config_found_ia(sc->sc_dev, "gpiobus", &gba,
    233       1.1  jmcneill 	    tegra_gpio_cfprint);
    234       1.1  jmcneill }
    235       1.1  jmcneill 
    236       1.1  jmcneill static int
    237       1.1  jmcneill tegra_gpio_cfprint(void *priv, const char *pnp)
    238       1.1  jmcneill {
    239       1.1  jmcneill 	struct gpiobus_attach_args *gba = priv;
    240       1.1  jmcneill 	struct tegra_gpio_bank *bank = gba->gba_gc->gp_cookie;
    241       1.1  jmcneill 	const char *bankname = bank->bank_pb->name;
    242       1.1  jmcneill 
    243       1.1  jmcneill 	if (pnp)
    244       1.1  jmcneill 		aprint_normal("gpiobus at %s", pnp);
    245       1.1  jmcneill 
    246       1.1  jmcneill 	aprint_normal(" (%s)", bankname);
    247       1.1  jmcneill 
    248       1.1  jmcneill 	return UNCONF;
    249       1.1  jmcneill }
    250       1.1  jmcneill 
    251       1.1  jmcneill static int
    252       1.1  jmcneill tegra_gpio_pin_read(void *priv, int pin)
    253       1.1  jmcneill {
    254       1.1  jmcneill 	struct tegra_gpio_bank *bank = priv;
    255       1.1  jmcneill 
    256       1.1  jmcneill 	const uint32_t v = GPIO_READ(bank, GPIO_IN_REG);
    257       1.1  jmcneill 
    258       1.1  jmcneill 	return (v >> pin) & 1;
    259       1.1  jmcneill }
    260       1.1  jmcneill 
    261       1.1  jmcneill static void
    262       1.1  jmcneill tegra_gpio_pin_write(void *priv, int pin, int val)
    263       1.1  jmcneill {
    264       1.1  jmcneill 	struct tegra_gpio_bank *bank = priv;
    265       1.1  jmcneill 	uint32_t v;
    266       1.1  jmcneill 
    267       1.1  jmcneill 	v = (1 << (pin + 8));
    268       1.1  jmcneill 	v |= (val << pin);
    269       1.1  jmcneill 	GPIO_WRITE(bank, GPIO_MSK_OUT_REG, v);
    270       1.1  jmcneill }
    271       1.1  jmcneill 
    272       1.1  jmcneill static void
    273       1.1  jmcneill tegra_gpio_pin_ctl(void *priv, int pin, int flags)
    274       1.1  jmcneill {
    275       1.1  jmcneill 	struct tegra_gpio_bank *bank = priv;
    276       1.1  jmcneill 	uint32_t v;
    277       1.1  jmcneill 
    278       1.1  jmcneill 	if (flags & GPIO_PIN_INPUT) {
    279       1.1  jmcneill 		v = (1 << (pin + 8));
    280       1.1  jmcneill 		GPIO_WRITE(bank, GPIO_MSK_OE_REG, v);
    281       1.1  jmcneill 	} else if (flags & GPIO_PIN_OUTPUT) {
    282       1.1  jmcneill 		v = (1 << (pin + 8));
    283       1.1  jmcneill 		v |= (1 << pin);
    284       1.1  jmcneill 		GPIO_WRITE(bank, GPIO_MSK_OE_REG, v);
    285       1.1  jmcneill 	}
    286       1.1  jmcneill }
    287       1.1  jmcneill 
    288       1.4  jmcneill static void *
    289       1.4  jmcneill tegra_gpio_fdt_acquire(device_t dev, const void *data, size_t len, int flags)
    290       1.4  jmcneill {
    291       1.4  jmcneill 	struct tegra_gpio_bank gbank;
    292       1.4  jmcneill 	struct tegra_gpio_pin *gpin;
    293       1.4  jmcneill 	const u_int *gpio = data;
    294       1.4  jmcneill 
    295       1.4  jmcneill 	if (len != 12)
    296       1.4  jmcneill 		return NULL;
    297       1.4  jmcneill 
    298       1.4  jmcneill 	const u_int bank = be32toh(gpio[1]) >> 3;
    299       1.4  jmcneill 	const u_int pin = be32toh(gpio[1]) & 7;
    300       1.4  jmcneill 	const bool actlo = be32toh(gpio[2]) & 1;
    301       1.4  jmcneill 
    302       1.4  jmcneill 	if (bank >= __arraycount(tegra_gpio_pinbanks) || pin > 8)
    303       1.4  jmcneill 		return NULL;
    304       1.4  jmcneill 
    305       1.4  jmcneill 	gbank.bank_sc = device_private(dev);
    306       1.4  jmcneill 	gbank.bank_pb = &tegra_gpio_pinbanks[bank];
    307       1.4  jmcneill 
    308       1.4  jmcneill 	const uint32_t cnf = GPIO_READ(&gbank, GPIO_CNF_REG);
    309       1.4  jmcneill 	if ((cnf & __BIT(pin)) == 0)
    310       1.4  jmcneill 		GPIO_WRITE(&gbank, GPIO_CNF_REG, cnf | __BIT(pin));
    311       1.4  jmcneill 
    312       1.7  christos 	gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
    313       1.4  jmcneill 	gpin->pin_bank = gbank;
    314       1.4  jmcneill 	gpin->pin_no = pin;
    315       1.4  jmcneill 	gpin->pin_flags = flags;
    316       1.4  jmcneill 	gpin->pin_actlo = actlo;
    317       1.4  jmcneill 
    318       1.4  jmcneill 	tegra_gpio_pin_ctl(&gpin->pin_bank, gpin->pin_no, gpin->pin_flags);
    319       1.4  jmcneill 
    320       1.4  jmcneill 	return gpin;
    321       1.4  jmcneill }
    322       1.4  jmcneill 
    323       1.4  jmcneill static void
    324       1.4  jmcneill tegra_gpio_fdt_release(device_t dev, void *priv)
    325       1.4  jmcneill {
    326       1.4  jmcneill 	struct tegra_gpio_pin *gpin = priv;
    327       1.4  jmcneill 
    328       1.4  jmcneill 	tegra_gpio_release(gpin);
    329       1.4  jmcneill }
    330       1.4  jmcneill 
    331       1.4  jmcneill static int
    332       1.6  jmcneill tegra_gpio_fdt_read(device_t dev, void *priv, bool raw)
    333       1.4  jmcneill {
    334       1.4  jmcneill 	struct tegra_gpio_pin *gpin = priv;
    335       1.5  jmcneill 	int val;
    336       1.4  jmcneill 
    337       1.5  jmcneill 	val = tegra_gpio_read(gpin);
    338       1.5  jmcneill 
    339       1.6  jmcneill 	if (!raw && gpin->pin_actlo)
    340       1.5  jmcneill 		val = !val;
    341       1.5  jmcneill 
    342       1.5  jmcneill 	return val;
    343       1.4  jmcneill }
    344       1.4  jmcneill 
    345       1.4  jmcneill static void
    346       1.6  jmcneill tegra_gpio_fdt_write(device_t dev, void *priv, int val, bool raw)
    347       1.4  jmcneill {
    348       1.4  jmcneill 	struct tegra_gpio_pin *gpin = priv;
    349       1.4  jmcneill 
    350       1.6  jmcneill 	if (!raw && gpin->pin_actlo)
    351       1.5  jmcneill 		val = !val;
    352       1.5  jmcneill 
    353       1.4  jmcneill 	tegra_gpio_write(gpin, val);
    354       1.4  jmcneill }
    355       1.4  jmcneill 
    356       1.1  jmcneill static const struct tegra_gpio_pinbank *
    357       1.2  jmcneill tegra_gpio_pin_lookup(const char *pinname, int *ppin)
    358       1.1  jmcneill {
    359       1.2  jmcneill 	char bankname[3];
    360       1.1  jmcneill 	u_int n;
    361       1.2  jmcneill 	int pin;
    362       1.2  jmcneill 
    363       1.2  jmcneill 	KASSERT(strlen(pinname) == 2 || strlen(pinname) == 3);
    364       1.2  jmcneill 
    365       1.2  jmcneill 	memset(bankname, 0, sizeof(bankname));
    366       1.2  jmcneill 	bankname[0] = pinname[0];
    367       1.2  jmcneill 	if (strlen(pinname) == 2) {
    368       1.2  jmcneill 		pin = pinname[1] - '0';
    369       1.2  jmcneill 	} else {
    370       1.2  jmcneill 		bankname[1] = pinname[1];
    371       1.2  jmcneill 		pin = pinname[2] - '0';
    372       1.2  jmcneill 	}
    373       1.1  jmcneill 
    374       1.1  jmcneill 	for (n = 0; n < __arraycount(tegra_gpio_pinbanks); n++) {
    375       1.1  jmcneill 		const struct tegra_gpio_pinbank *pb =
    376       1.1  jmcneill 		    &tegra_gpio_pinbanks[n];
    377       1.2  jmcneill 		if (strcmp(pb->name, bankname) == 0) {
    378       1.2  jmcneill 			*ppin = pin;
    379       1.1  jmcneill 			return pb;
    380       1.2  jmcneill 		}
    381       1.1  jmcneill 	}
    382       1.1  jmcneill 
    383       1.1  jmcneill 	return NULL;
    384       1.1  jmcneill }
    385       1.1  jmcneill 
    386       1.1  jmcneill struct tegra_gpio_pin *
    387       1.2  jmcneill tegra_gpio_acquire(const char *pinname, u_int flags)
    388       1.1  jmcneill {
    389       1.1  jmcneill 	struct tegra_gpio_bank bank;
    390       1.1  jmcneill 	struct tegra_gpio_pin *gpin;
    391       1.2  jmcneill 	int pin;
    392       1.1  jmcneill 	device_t dev;
    393       1.1  jmcneill 
    394       1.1  jmcneill 	dev = device_find_by_driver_unit("tegragpio", 0);
    395       1.1  jmcneill 	if (dev == NULL)
    396       1.1  jmcneill 		return NULL;
    397       1.1  jmcneill 
    398       1.1  jmcneill 	bank.bank_sc = device_private(dev);
    399       1.2  jmcneill 	bank.bank_pb = tegra_gpio_pin_lookup(pinname, &pin);
    400       1.1  jmcneill 	if (bank.bank_pb == NULL)
    401       1.1  jmcneill 		return NULL;
    402       1.1  jmcneill 
    403       1.1  jmcneill 	const uint32_t cnf = GPIO_READ(&bank, GPIO_CNF_REG);
    404       1.1  jmcneill 	if ((cnf & __BIT(pin)) == 0)
    405       1.3  jmcneill 		GPIO_WRITE(&bank, GPIO_CNF_REG, cnf | __BIT(pin));
    406       1.1  jmcneill 
    407       1.1  jmcneill 	gpin = kmem_alloc(sizeof(*gpin), KM_SLEEP);
    408       1.1  jmcneill 	gpin->pin_bank = bank;
    409       1.1  jmcneill 	gpin->pin_no = pin;
    410       1.1  jmcneill 	gpin->pin_flags = flags;
    411       1.1  jmcneill 
    412       1.1  jmcneill 	tegra_gpio_pin_ctl(&gpin->pin_bank, gpin->pin_no, gpin->pin_flags);
    413       1.1  jmcneill 
    414       1.1  jmcneill 	return gpin;
    415       1.1  jmcneill }
    416       1.1  jmcneill 
    417       1.1  jmcneill void
    418       1.1  jmcneill tegra_gpio_release(struct tegra_gpio_pin *gpin)
    419       1.1  jmcneill {
    420       1.1  jmcneill 	tegra_gpio_pin_ctl(&gpin->pin_bank, gpin->pin_no, GPIO_PIN_INPUT);
    421       1.1  jmcneill 	kmem_free(gpin, sizeof(*gpin));
    422       1.1  jmcneill }
    423       1.1  jmcneill 
    424       1.1  jmcneill int
    425       1.1  jmcneill tegra_gpio_read(struct tegra_gpio_pin *gpin)
    426       1.1  jmcneill {
    427       1.4  jmcneill 	int ret;
    428       1.4  jmcneill 
    429       1.1  jmcneill 	if (gpin->pin_flags & GPIO_PIN_INPUT) {
    430       1.4  jmcneill 		ret = tegra_gpio_pin_read(&gpin->pin_bank, gpin->pin_no);
    431       1.1  jmcneill 	} else {
    432       1.1  jmcneill 		const uint32_t v = GPIO_READ(&gpin->pin_bank, GPIO_OUT_REG);
    433       1.4  jmcneill 		ret = (v >> gpin->pin_no) & 1;
    434       1.1  jmcneill 	}
    435       1.4  jmcneill 
    436       1.4  jmcneill 	return ret;
    437       1.1  jmcneill }
    438       1.1  jmcneill 
    439       1.1  jmcneill void
    440       1.1  jmcneill tegra_gpio_write(struct tegra_gpio_pin *gpin, int val)
    441       1.1  jmcneill {
    442       1.1  jmcneill 	KASSERT((gpin->pin_flags & GPIO_PIN_OUTPUT) != 0);
    443       1.4  jmcneill 
    444       1.1  jmcneill 	tegra_gpio_pin_write(&gpin->pin_bank, gpin->pin_no, val);
    445       1.1  jmcneill }
    446