Home | History | Annotate | Line # | Download | only in nvidia
tegra_hdaudio.c revision 1.1.2.6
      1  1.1.2.6  skrll /* $NetBSD: tegra_hdaudio.c,v 1.1.2.6 2017/08/28 17:51:31 skrll Exp $ */
      2  1.1.2.2  skrll 
      3  1.1.2.2  skrll /*-
      4  1.1.2.2  skrll  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5  1.1.2.2  skrll  * All rights reserved.
      6  1.1.2.2  skrll  *
      7  1.1.2.2  skrll  * Redistribution and use in source and binary forms, with or without
      8  1.1.2.2  skrll  * modification, are permitted provided that the following conditions
      9  1.1.2.2  skrll  * are met:
     10  1.1.2.2  skrll  * 1. Redistributions of source code must retain the above copyright
     11  1.1.2.2  skrll  *    notice, this list of conditions and the following disclaimer.
     12  1.1.2.2  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1.2.2  skrll  *    notice, this list of conditions and the following disclaimer in the
     14  1.1.2.2  skrll  *    documentation and/or other materials provided with the distribution.
     15  1.1.2.2  skrll  *
     16  1.1.2.2  skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1.2.2  skrll  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1.2.2  skrll  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1.2.2  skrll  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1.2.2  skrll  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1.2.2  skrll  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1.2.2  skrll  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1.2.2  skrll  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1.2.2  skrll  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1.2.2  skrll  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1.2.2  skrll  * SUCH DAMAGE.
     27  1.1.2.2  skrll  */
     28  1.1.2.2  skrll 
     29  1.1.2.2  skrll #include <sys/cdefs.h>
     30  1.1.2.6  skrll __KERNEL_RCSID(0, "$NetBSD: tegra_hdaudio.c,v 1.1.2.6 2017/08/28 17:51:31 skrll Exp $");
     31  1.1.2.2  skrll 
     32  1.1.2.2  skrll #include <sys/param.h>
     33  1.1.2.2  skrll #include <sys/bus.h>
     34  1.1.2.2  skrll #include <sys/device.h>
     35  1.1.2.2  skrll #include <sys/intr.h>
     36  1.1.2.2  skrll #include <sys/systm.h>
     37  1.1.2.2  skrll #include <sys/kernel.h>
     38  1.1.2.2  skrll 
     39  1.1.2.2  skrll #include <dev/hdaudio/hdaudioreg.h>
     40  1.1.2.2  skrll #include <dev/hdaudio/hdaudiovar.h>
     41  1.1.2.2  skrll 
     42  1.1.2.2  skrll #include <arm/nvidia/tegra_var.h>
     43  1.1.2.3  skrll #include <arm/nvidia/tegra_pmcreg.h>
     44  1.1.2.3  skrll #include <arm/nvidia/tegra_hdaudioreg.h>
     45  1.1.2.3  skrll 
     46  1.1.2.5  skrll #include <dev/fdt/fdtvar.h>
     47  1.1.2.5  skrll 
     48  1.1.2.3  skrll #define TEGRA_HDAUDIO_OFFSET	0x8000
     49  1.1.2.3  skrll 
     50  1.1.2.3  skrll #define TEGRA_HDA_IFPS_BAR0_REG		0x0080
     51  1.1.2.3  skrll #define TEGRA_HDA_IFPS_CONFIG_REG	0x0180
     52  1.1.2.3  skrll #define TEGRA_HDA_IFPS_INTR_REG		0x0188
     53  1.1.2.3  skrll #define TEGRA_HDA_CFG_CMD_REG		0x1004
     54  1.1.2.3  skrll #define TEGRA_HDA_CFG_BAR0_REG		0x1010
     55  1.1.2.2  skrll 
     56  1.1.2.2  skrll static int	tegra_hdaudio_match(device_t, cfdata_t, void *);
     57  1.1.2.2  skrll static void	tegra_hdaudio_attach(device_t, device_t, void *);
     58  1.1.2.2  skrll static int	tegra_hdaudio_detach(device_t, int);
     59  1.1.2.2  skrll static int	tegra_hdaudio_rescan(device_t, const char *, const int *);
     60  1.1.2.2  skrll static void	tegra_hdaudio_childdet(device_t, device_t);
     61  1.1.2.2  skrll 
     62  1.1.2.2  skrll static int	tegra_hdaudio_intr(void *);
     63  1.1.2.2  skrll 
     64  1.1.2.2  skrll struct tegra_hdaudio_softc {
     65  1.1.2.2  skrll 	struct hdaudio_softc	sc;
     66  1.1.2.3  skrll 	bus_space_tag_t		sc_bst;
     67  1.1.2.3  skrll 	bus_space_handle_t	sc_bsh;
     68  1.1.2.2  skrll 	void			*sc_ih;
     69  1.1.2.5  skrll 	int			sc_phandle;
     70  1.1.2.5  skrll 	struct clk		*sc_clk_hda;
     71  1.1.2.5  skrll 	struct clk		*sc_clk_hda2hdmi;
     72  1.1.2.5  skrll 	struct clk		*sc_clk_hda2codec_2x;
     73  1.1.2.5  skrll 	struct fdtbus_reset	*sc_rst_hda;
     74  1.1.2.5  skrll 	struct fdtbus_reset	*sc_rst_hda2hdmi;
     75  1.1.2.5  skrll 	struct fdtbus_reset	*sc_rst_hda2codec_2x;
     76  1.1.2.2  skrll };
     77  1.1.2.2  skrll 
     78  1.1.2.5  skrll static int	tegra_hdaudio_init_clocks(struct tegra_hdaudio_softc *);
     79  1.1.2.3  skrll static void	tegra_hdaudio_init(struct tegra_hdaudio_softc *);
     80  1.1.2.3  skrll 
     81  1.1.2.2  skrll CFATTACH_DECL2_NEW(tegra_hdaudio, sizeof(struct tegra_hdaudio_softc),
     82  1.1.2.2  skrll 	tegra_hdaudio_match, tegra_hdaudio_attach, tegra_hdaudio_detach, NULL,
     83  1.1.2.2  skrll 	tegra_hdaudio_rescan, tegra_hdaudio_childdet);
     84  1.1.2.2  skrll 
     85  1.1.2.2  skrll static int
     86  1.1.2.2  skrll tegra_hdaudio_match(device_t parent, cfdata_t cf, void *aux)
     87  1.1.2.2  skrll {
     88  1.1.2.5  skrll 	const char * const compatible[] = { "nvidia,tegra124-hda", NULL };
     89  1.1.2.5  skrll 	struct fdt_attach_args * const faa = aux;
     90  1.1.2.5  skrll 
     91  1.1.2.5  skrll 	return of_match_compatible(faa->faa_phandle, compatible);
     92  1.1.2.2  skrll }
     93  1.1.2.2  skrll 
     94  1.1.2.2  skrll static void
     95  1.1.2.2  skrll tegra_hdaudio_attach(device_t parent, device_t self, void *aux)
     96  1.1.2.2  skrll {
     97  1.1.2.2  skrll 	struct tegra_hdaudio_softc * const sc = device_private(self);
     98  1.1.2.5  skrll 	struct fdt_attach_args * const faa = aux;
     99  1.1.2.5  skrll 	const int phandle = faa->faa_phandle;
    100  1.1.2.5  skrll 	char intrstr[128];
    101  1.1.2.5  skrll 	bus_addr_t addr;
    102  1.1.2.5  skrll 	bus_size_t size;
    103  1.1.2.5  skrll 	int error;
    104  1.1.2.2  skrll 
    105  1.1.2.5  skrll 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    106  1.1.2.5  skrll 		aprint_error(": couldn't get registers\n");
    107  1.1.2.5  skrll 		return;
    108  1.1.2.5  skrll 	}
    109  1.1.2.5  skrll 	sc->sc_clk_hda = fdtbus_clock_get(phandle, "hda");
    110  1.1.2.5  skrll 	if (sc->sc_clk_hda == NULL) {
    111  1.1.2.5  skrll 		aprint_error(": couldn't get clock hda\n");
    112  1.1.2.5  skrll 		return;
    113  1.1.2.5  skrll 	}
    114  1.1.2.5  skrll 	sc->sc_clk_hda2hdmi = fdtbus_clock_get(phandle, "hda2hdmi");
    115  1.1.2.5  skrll 	if (sc->sc_clk_hda2hdmi == NULL) {
    116  1.1.2.5  skrll 		aprint_error(": couldn't get clock hda2hdmi\n");
    117  1.1.2.5  skrll 		return;
    118  1.1.2.5  skrll 	}
    119  1.1.2.5  skrll 	sc->sc_clk_hda2codec_2x = fdtbus_clock_get(phandle, "hda2codec_2x");
    120  1.1.2.5  skrll 	if (sc->sc_clk_hda2codec_2x == NULL) {
    121  1.1.2.5  skrll 		aprint_error(": couldn't get clock hda2codec_2x\n");
    122  1.1.2.5  skrll 		return;
    123  1.1.2.5  skrll 	}
    124  1.1.2.5  skrll 	sc->sc_rst_hda = fdtbus_reset_get(phandle, "hda");
    125  1.1.2.5  skrll 	if (sc->sc_rst_hda == NULL) {
    126  1.1.2.5  skrll 		aprint_error(": couldn't get reset hda\n");
    127  1.1.2.5  skrll 		return;
    128  1.1.2.5  skrll 	}
    129  1.1.2.5  skrll 	sc->sc_rst_hda2hdmi = fdtbus_reset_get(phandle, "hda2hdmi");
    130  1.1.2.5  skrll 	if (sc->sc_rst_hda2hdmi == NULL) {
    131  1.1.2.5  skrll 		aprint_error(": couldn't get reset hda2hdmi\n");
    132  1.1.2.5  skrll 		return;
    133  1.1.2.5  skrll 	}
    134  1.1.2.5  skrll 	sc->sc_rst_hda2codec_2x = fdtbus_reset_get(phandle, "hda2codec_2x");
    135  1.1.2.5  skrll 	if (sc->sc_rst_hda2codec_2x == NULL) {
    136  1.1.2.5  skrll 		aprint_error(": couldn't get reset hda2codec_2x\n");
    137  1.1.2.5  skrll 		return;
    138  1.1.2.5  skrll 	}
    139  1.1.2.5  skrll 
    140  1.1.2.5  skrll 	sc->sc_phandle = phandle;
    141  1.1.2.5  skrll 	sc->sc_bst = faa->faa_bst;
    142  1.1.2.5  skrll 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    143  1.1.2.5  skrll 	if (error) {
    144  1.1.2.5  skrll 		aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
    145  1.1.2.5  skrll 		return;
    146  1.1.2.5  skrll 	}
    147  1.1.2.5  skrll 
    148  1.1.2.5  skrll 	sc->sc.sc_dev = self;
    149  1.1.2.5  skrll 	sc->sc.sc_memt = faa->faa_bst;
    150  1.1.2.5  skrll 	bus_space_subregion(sc->sc.sc_memt, sc->sc_bsh, TEGRA_HDAUDIO_OFFSET,
    151  1.1.2.5  skrll 	    size - TEGRA_HDAUDIO_OFFSET, &sc->sc.sc_memh);
    152  1.1.2.2  skrll 	sc->sc.sc_memvalid = true;
    153  1.1.2.5  skrll 	sc->sc.sc_dmat = faa->faa_dmat;
    154  1.1.2.2  skrll 
    155  1.1.2.2  skrll 	aprint_naive("\n");
    156  1.1.2.3  skrll 	aprint_normal(": HDA\n");
    157  1.1.2.2  skrll 
    158  1.1.2.5  skrll 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    159  1.1.2.5  skrll 		aprint_error_dev(self, "failed to decode interrupt\n");
    160  1.1.2.5  skrll 		return;
    161  1.1.2.5  skrll 	}
    162  1.1.2.5  skrll 
    163  1.1.2.5  skrll 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_AUDIO, 0,
    164  1.1.2.2  skrll 	    tegra_hdaudio_intr, sc);
    165  1.1.2.2  skrll 	if (sc->sc_ih == NULL) {
    166  1.1.2.5  skrll 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
    167  1.1.2.5  skrll 		    intrstr);
    168  1.1.2.2  skrll 		return;
    169  1.1.2.2  skrll 	}
    170  1.1.2.5  skrll 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    171  1.1.2.2  skrll 
    172  1.1.2.3  skrll 	tegra_pmc_power(PMC_PARTID_DISB, true);
    173  1.1.2.5  skrll 
    174  1.1.2.5  skrll 	if (tegra_hdaudio_init_clocks(sc) != 0)
    175  1.1.2.5  skrll 		return;
    176  1.1.2.5  skrll 
    177  1.1.2.3  skrll 	tegra_hdaudio_init(sc);
    178  1.1.2.3  skrll 
    179  1.1.2.2  skrll 	hdaudio_attach(self, &sc->sc);
    180  1.1.2.2  skrll }
    181  1.1.2.2  skrll 
    182  1.1.2.5  skrll static int
    183  1.1.2.5  skrll tegra_hdaudio_init_clocks(struct tegra_hdaudio_softc *sc)
    184  1.1.2.5  skrll {
    185  1.1.2.5  skrll 	device_t self = sc->sc.sc_dev;
    186  1.1.2.5  skrll 	int error;
    187  1.1.2.5  skrll 
    188  1.1.2.5  skrll 	/* Assert resets */
    189  1.1.2.5  skrll 	fdtbus_reset_assert(sc->sc_rst_hda);
    190  1.1.2.5  skrll 	fdtbus_reset_assert(sc->sc_rst_hda2hdmi);
    191  1.1.2.5  skrll 	fdtbus_reset_assert(sc->sc_rst_hda2codec_2x);
    192  1.1.2.5  skrll 
    193  1.1.2.5  skrll 	/* Set hda to 48MHz and enable it */
    194  1.1.2.5  skrll 	error = clk_set_rate(sc->sc_clk_hda, 48000000);
    195  1.1.2.5  skrll 	if (error) {
    196  1.1.2.5  skrll 		aprint_error_dev(self, "couldn't set hda frequency: %d\n",
    197  1.1.2.5  skrll 		    error);
    198  1.1.2.5  skrll 		return error;
    199  1.1.2.5  skrll 	}
    200  1.1.2.5  skrll 	error = clk_enable(sc->sc_clk_hda);
    201  1.1.2.5  skrll 	if (error) {
    202  1.1.2.5  skrll 		aprint_error_dev(self, "couldn't enable clock hda: %d\n",
    203  1.1.2.5  skrll 		    error);
    204  1.1.2.5  skrll 		return error;
    205  1.1.2.5  skrll 	}
    206  1.1.2.5  skrll 
    207  1.1.2.5  skrll 	/* Enable hda2hdmi clock */
    208  1.1.2.5  skrll 	error = clk_enable(sc->sc_clk_hda2hdmi);
    209  1.1.2.5  skrll 	if (error) {
    210  1.1.2.5  skrll 		aprint_error_dev(self, "couldn't enable clock hda2hdmi: %d\n",
    211  1.1.2.5  skrll 		    error);
    212  1.1.2.5  skrll 		return error;
    213  1.1.2.5  skrll 	}
    214  1.1.2.5  skrll 
    215  1.1.2.5  skrll 	/* Set hda2codec_2x to 48MHz and enable it */
    216  1.1.2.5  skrll 	error = clk_set_rate(sc->sc_clk_hda2codec_2x, 48000000);
    217  1.1.2.5  skrll 	if (error) {
    218  1.1.2.5  skrll 		aprint_error_dev(self,
    219  1.1.2.5  skrll 		    "couldn't set clock hda2codec_2x frequency: %d\n", error);
    220  1.1.2.5  skrll 		return error;
    221  1.1.2.5  skrll 	}
    222  1.1.2.5  skrll 	error = clk_enable(sc->sc_clk_hda2codec_2x);
    223  1.1.2.5  skrll 	if (error) {
    224  1.1.2.5  skrll 		aprint_error_dev(self,
    225  1.1.2.5  skrll 		    "couldn't enable clock hda2codec_2x: %d\n", error);
    226  1.1.2.5  skrll 		return error;
    227  1.1.2.5  skrll 	}
    228  1.1.2.5  skrll 
    229  1.1.2.5  skrll 	/* De-assert resets */
    230  1.1.2.5  skrll 	fdtbus_reset_deassert(sc->sc_rst_hda);
    231  1.1.2.5  skrll 	fdtbus_reset_deassert(sc->sc_rst_hda2hdmi);
    232  1.1.2.5  skrll 	fdtbus_reset_deassert(sc->sc_rst_hda2codec_2x);
    233  1.1.2.5  skrll 
    234  1.1.2.5  skrll 	return 0;
    235  1.1.2.5  skrll }
    236  1.1.2.5  skrll 
    237  1.1.2.3  skrll static void
    238  1.1.2.3  skrll tegra_hdaudio_init(struct tegra_hdaudio_softc *sc)
    239  1.1.2.3  skrll {
    240  1.1.2.3  skrll 	tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, TEGRA_HDA_IFPS_CONFIG_REG,
    241  1.1.2.3  skrll 	    TEGRA_HDA_IFPS_CONFIG_FPCI_EN, 0);
    242  1.1.2.3  skrll 	tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, TEGRA_HDA_CFG_CMD_REG,
    243  1.1.2.3  skrll 	    TEGRA_HDA_CFG_CMD_ENABLE_SERR |
    244  1.1.2.3  skrll 	    TEGRA_HDA_CFG_CMD_BUS_MASTER |
    245  1.1.2.3  skrll 	    TEGRA_HDA_CFG_CMD_MEM_SPACE |
    246  1.1.2.3  skrll 	    TEGRA_HDA_CFG_CMD_IO_SPACE,
    247  1.1.2.3  skrll 	    TEGRA_HDA_CFG_CMD_DISABLE_INTR);
    248  1.1.2.3  skrll 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, TEGRA_HDA_CFG_BAR0_REG,
    249  1.1.2.3  skrll 	    0xffffffff);
    250  1.1.2.3  skrll 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, TEGRA_HDA_CFG_BAR0_REG,
    251  1.1.2.3  skrll 	    0x00004000);
    252  1.1.2.3  skrll 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, TEGRA_HDA_IFPS_BAR0_REG,
    253  1.1.2.3  skrll 	    TEGRA_HDA_CFG_BAR0_START);
    254  1.1.2.3  skrll 	tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, TEGRA_HDA_IFPS_INTR_REG,
    255  1.1.2.3  skrll 	    TEGRA_HDA_IFPS_INTR_EN, 0);
    256  1.1.2.3  skrll }
    257  1.1.2.3  skrll 
    258  1.1.2.2  skrll static int
    259  1.1.2.2  skrll tegra_hdaudio_detach(device_t self, int flags)
    260  1.1.2.2  skrll {
    261  1.1.2.2  skrll 	struct tegra_hdaudio_softc * const sc = device_private(self);
    262  1.1.2.2  skrll 
    263  1.1.2.2  skrll 	hdaudio_detach(&sc->sc, flags);
    264  1.1.2.2  skrll 
    265  1.1.2.2  skrll 	if (sc->sc_ih) {
    266  1.1.2.5  skrll 		fdtbus_intr_disestablish(sc->sc_phandle, sc->sc_ih);
    267  1.1.2.2  skrll 		sc->sc_ih = NULL;
    268  1.1.2.2  skrll 	}
    269  1.1.2.2  skrll 
    270  1.1.2.2  skrll 	sc->sc.sc_memvalid = false;
    271  1.1.2.2  skrll 
    272  1.1.2.2  skrll 	return 0;
    273  1.1.2.2  skrll }
    274  1.1.2.2  skrll 
    275  1.1.2.2  skrll static int
    276  1.1.2.2  skrll tegra_hdaudio_rescan(device_t self, const char *ifattr, const int *locs)
    277  1.1.2.2  skrll {
    278  1.1.2.2  skrll 	struct tegra_hdaudio_softc * const sc = device_private(self);
    279  1.1.2.2  skrll 
    280  1.1.2.2  skrll 	return hdaudio_rescan(&sc->sc, ifattr, locs);
    281  1.1.2.2  skrll }
    282  1.1.2.2  skrll 
    283  1.1.2.2  skrll static void
    284  1.1.2.2  skrll tegra_hdaudio_childdet(device_t self, device_t child)
    285  1.1.2.2  skrll {
    286  1.1.2.2  skrll 	struct tegra_hdaudio_softc * const sc = device_private(self);
    287  1.1.2.2  skrll 
    288  1.1.2.2  skrll 	hdaudio_childdet(&sc->sc, child);
    289  1.1.2.2  skrll }
    290  1.1.2.2  skrll 
    291  1.1.2.2  skrll static int
    292  1.1.2.2  skrll tegra_hdaudio_intr(void *priv)
    293  1.1.2.2  skrll {
    294  1.1.2.2  skrll 	struct tegra_hdaudio_softc * const sc = priv;
    295  1.1.2.2  skrll 
    296  1.1.2.2  skrll 	return hdaudio_intr(&sc->sc);
    297  1.1.2.2  skrll }
    298