tegra_i2c.c revision 1.5.2.5 1 1.5.2.5 skrll /* $NetBSD: tegra_i2c.c,v 1.5.2.5 2016/10/05 20:55:25 skrll Exp $ */
2 1.5.2.2 skrll
3 1.5.2.2 skrll /*-
4 1.5.2.2 skrll * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.5.2.2 skrll * All rights reserved.
6 1.5.2.2 skrll *
7 1.5.2.2 skrll * Redistribution and use in source and binary forms, with or without
8 1.5.2.2 skrll * modification, are permitted provided that the following conditions
9 1.5.2.2 skrll * are met:
10 1.5.2.2 skrll * 1. Redistributions of source code must retain the above copyright
11 1.5.2.2 skrll * notice, this list of conditions and the following disclaimer.
12 1.5.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.5.2.2 skrll * notice, this list of conditions and the following disclaimer in the
14 1.5.2.2 skrll * documentation and/or other materials provided with the distribution.
15 1.5.2.2 skrll *
16 1.5.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.5.2.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.5.2.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.5.2.2 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.5.2.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.5.2.2 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.5.2.2 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.5.2.2 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.5.2.2 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.5.2.2 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.5.2.2 skrll * SUCH DAMAGE.
27 1.5.2.2 skrll */
28 1.5.2.2 skrll
29 1.5.2.2 skrll #include <sys/cdefs.h>
30 1.5.2.5 skrll __KERNEL_RCSID(0, "$NetBSD: tegra_i2c.c,v 1.5.2.5 2016/10/05 20:55:25 skrll Exp $");
31 1.5.2.2 skrll
32 1.5.2.2 skrll #include <sys/param.h>
33 1.5.2.2 skrll #include <sys/bus.h>
34 1.5.2.2 skrll #include <sys/device.h>
35 1.5.2.2 skrll #include <sys/intr.h>
36 1.5.2.2 skrll #include <sys/systm.h>
37 1.5.2.2 skrll #include <sys/kernel.h>
38 1.5.2.2 skrll
39 1.5.2.2 skrll #include <dev/i2c/i2cvar.h>
40 1.5.2.2 skrll
41 1.5.2.2 skrll #include <arm/nvidia/tegra_reg.h>
42 1.5.2.2 skrll #include <arm/nvidia/tegra_i2creg.h>
43 1.5.2.2 skrll #include <arm/nvidia/tegra_var.h>
44 1.5.2.2 skrll
45 1.5.2.3 skrll #include <dev/fdt/fdtvar.h>
46 1.5.2.3 skrll
47 1.5.2.2 skrll static int tegra_i2c_match(device_t, cfdata_t, void *);
48 1.5.2.2 skrll static void tegra_i2c_attach(device_t, device_t, void *);
49 1.5.2.2 skrll
50 1.5.2.3 skrll static i2c_tag_t tegra_i2c_get_tag(device_t);
51 1.5.2.3 skrll
52 1.5.2.3 skrll struct fdtbus_i2c_controller_func tegra_i2c_funcs = {
53 1.5.2.3 skrll .get_tag = tegra_i2c_get_tag
54 1.5.2.3 skrll };
55 1.5.2.3 skrll
56 1.5.2.2 skrll struct tegra_i2c_softc {
57 1.5.2.2 skrll device_t sc_dev;
58 1.5.2.2 skrll bus_space_tag_t sc_bst;
59 1.5.2.2 skrll bus_space_handle_t sc_bsh;
60 1.5.2.2 skrll void * sc_ih;
61 1.5.2.3 skrll struct clk * sc_clk;
62 1.5.2.3 skrll struct fdtbus_reset * sc_rst;
63 1.5.2.3 skrll u_int sc_cid;
64 1.5.2.2 skrll
65 1.5.2.2 skrll struct i2c_controller sc_ic;
66 1.5.2.2 skrll kmutex_t sc_lock;
67 1.5.2.2 skrll kcondvar_t sc_cv;
68 1.5.2.2 skrll device_t sc_i2cdev;
69 1.5.2.2 skrll };
70 1.5.2.2 skrll
71 1.5.2.2 skrll static void tegra_i2c_init(struct tegra_i2c_softc *);
72 1.5.2.2 skrll static int tegra_i2c_intr(void *);
73 1.5.2.2 skrll
74 1.5.2.2 skrll static int tegra_i2c_acquire_bus(void *, int);
75 1.5.2.2 skrll static void tegra_i2c_release_bus(void *, int);
76 1.5.2.2 skrll static int tegra_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
77 1.5.2.2 skrll size_t, void *, size_t, int);
78 1.5.2.2 skrll
79 1.5.2.2 skrll static int tegra_i2c_wait(struct tegra_i2c_softc *, int);
80 1.5.2.2 skrll static int tegra_i2c_write(struct tegra_i2c_softc *, i2c_addr_t,
81 1.5.2.3 skrll const uint8_t *, size_t, int, bool);
82 1.5.2.2 skrll static int tegra_i2c_read(struct tegra_i2c_softc *, i2c_addr_t, uint8_t *,
83 1.5.2.2 skrll size_t, int);
84 1.5.2.2 skrll
85 1.5.2.2 skrll CFATTACH_DECL_NEW(tegra_i2c, sizeof(struct tegra_i2c_softc),
86 1.5.2.2 skrll tegra_i2c_match, tegra_i2c_attach, NULL, NULL);
87 1.5.2.2 skrll
88 1.5.2.2 skrll #define I2C_WRITE(sc, reg, val) \
89 1.5.2.2 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
90 1.5.2.2 skrll #define I2C_READ(sc, reg) \
91 1.5.2.2 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
92 1.5.2.2 skrll #define I2C_SET_CLEAR(sc, reg, setval, clrval) \
93 1.5.2.2 skrll tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (setval), (clrval))
94 1.5.2.2 skrll
95 1.5.2.2 skrll static int
96 1.5.2.2 skrll tegra_i2c_match(device_t parent, cfdata_t cf, void *aux)
97 1.5.2.2 skrll {
98 1.5.2.3 skrll const char * const compatible[] = { "nvidia,tegra124-i2c", NULL };
99 1.5.2.3 skrll struct fdt_attach_args * const faa = aux;
100 1.5.2.2 skrll
101 1.5.2.3 skrll return of_match_compatible(faa->faa_phandle, compatible);
102 1.5.2.2 skrll }
103 1.5.2.2 skrll
104 1.5.2.2 skrll static void
105 1.5.2.2 skrll tegra_i2c_attach(device_t parent, device_t self, void *aux)
106 1.5.2.2 skrll {
107 1.5.2.2 skrll struct tegra_i2c_softc * const sc = device_private(self);
108 1.5.2.3 skrll struct fdt_attach_args * const faa = aux;
109 1.5.2.3 skrll const int phandle = faa->faa_phandle;
110 1.5.2.2 skrll struct i2cbus_attach_args iba;
111 1.5.2.3 skrll prop_dictionary_t devs;
112 1.5.2.3 skrll char intrstr[128];
113 1.5.2.3 skrll bus_addr_t addr;
114 1.5.2.3 skrll bus_size_t size;
115 1.5.2.3 skrll u_int address_cells;
116 1.5.2.3 skrll int error;
117 1.5.2.3 skrll
118 1.5.2.3 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
119 1.5.2.3 skrll aprint_error(": couldn't get registers\n");
120 1.5.2.3 skrll return;
121 1.5.2.3 skrll }
122 1.5.2.3 skrll sc->sc_clk = fdtbus_clock_get(phandle, "div-clk");
123 1.5.2.3 skrll if (sc->sc_clk == NULL) {
124 1.5.2.3 skrll aprint_error(": couldn't get clock div-clk\n");
125 1.5.2.3 skrll return;
126 1.5.2.3 skrll }
127 1.5.2.3 skrll sc->sc_rst = fdtbus_reset_get(phandle, "i2c");
128 1.5.2.3 skrll if (sc->sc_rst == NULL) {
129 1.5.2.3 skrll aprint_error(": couldn't get reset i2c\n");
130 1.5.2.3 skrll return;
131 1.5.2.3 skrll }
132 1.5.2.2 skrll
133 1.5.2.2 skrll sc->sc_dev = self;
134 1.5.2.3 skrll sc->sc_bst = faa->faa_bst;
135 1.5.2.3 skrll sc->sc_cid = device_unit(self);
136 1.5.2.3 skrll error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
137 1.5.2.3 skrll if (error) {
138 1.5.2.3 skrll aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
139 1.5.2.3 skrll return;
140 1.5.2.3 skrll }
141 1.5.2.2 skrll mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
142 1.5.2.2 skrll cv_init(&sc->sc_cv, device_xname(self));
143 1.5.2.2 skrll
144 1.5.2.2 skrll aprint_naive("\n");
145 1.5.2.3 skrll aprint_normal(": I2C\n");
146 1.5.2.2 skrll
147 1.5.2.3 skrll if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
148 1.5.2.3 skrll aprint_error_dev(self, "failed to decode interrupt\n");
149 1.5.2.3 skrll return;
150 1.5.2.3 skrll }
151 1.5.2.3 skrll
152 1.5.2.3 skrll sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_VM,
153 1.5.2.3 skrll FDT_INTR_MPSAFE, tegra_i2c_intr, sc);
154 1.5.2.2 skrll if (sc->sc_ih == NULL) {
155 1.5.2.3 skrll aprint_error_dev(self, "couldn't establish interrupt on %s\n",
156 1.5.2.3 skrll intrstr);
157 1.5.2.2 skrll return;
158 1.5.2.2 skrll }
159 1.5.2.3 skrll aprint_normal_dev(self, "interrupting on %s\n", intrstr);
160 1.5.2.2 skrll
161 1.5.2.3 skrll /*
162 1.5.2.3 skrll * Recommended setting for standard mode is to use an I2C source div
163 1.5.2.3 skrll * of 20 (Tegra K1 Technical Reference Manual, Table 137)
164 1.5.2.3 skrll */
165 1.5.2.3 skrll fdtbus_reset_assert(sc->sc_rst);
166 1.5.2.3 skrll error = clk_set_rate(sc->sc_clk, 20400000);
167 1.5.2.3 skrll if (error) {
168 1.5.2.3 skrll aprint_error_dev(self, "couldn't set frequency: %d\n", error);
169 1.5.2.3 skrll return;
170 1.5.2.3 skrll }
171 1.5.2.3 skrll error = clk_enable(sc->sc_clk);
172 1.5.2.3 skrll if (error) {
173 1.5.2.3 skrll aprint_error_dev(self, "couldn't enable clock: %d\n", error);
174 1.5.2.3 skrll return;
175 1.5.2.3 skrll }
176 1.5.2.3 skrll fdtbus_reset_deassert(sc->sc_rst);
177 1.5.2.2 skrll
178 1.5.2.2 skrll tegra_i2c_init(sc);
179 1.5.2.2 skrll
180 1.5.2.2 skrll sc->sc_ic.ic_cookie = sc;
181 1.5.2.2 skrll sc->sc_ic.ic_acquire_bus = tegra_i2c_acquire_bus;
182 1.5.2.2 skrll sc->sc_ic.ic_release_bus = tegra_i2c_release_bus;
183 1.5.2.2 skrll sc->sc_ic.ic_exec = tegra_i2c_exec;
184 1.5.2.2 skrll
185 1.5.2.3 skrll fdtbus_register_i2c_controller(self, phandle, &tegra_i2c_funcs);
186 1.5.2.3 skrll
187 1.5.2.3 skrll devs = prop_dictionary_create();
188 1.5.2.3 skrll
189 1.5.2.3 skrll if (of_getprop_uint32(phandle, "#address-cells", &address_cells))
190 1.5.2.3 skrll address_cells = 1;
191 1.5.2.3 skrll
192 1.5.2.3 skrll of_enter_i2c_devs(devs, faa->faa_phandle, address_cells * 4, 0);
193 1.5.2.3 skrll
194 1.5.2.4 skrll memset(&iba, 0, sizeof(iba));
195 1.5.2.2 skrll iba.iba_tag = &sc->sc_ic;
196 1.5.2.3 skrll iba.iba_child_devices = prop_dictionary_get(devs, "i2c-child-devices");
197 1.5.2.3 skrll if (iba.iba_child_devices != NULL) {
198 1.5.2.3 skrll prop_object_retain(iba.iba_child_devices);
199 1.5.2.3 skrll } else {
200 1.5.2.3 skrll iba.iba_child_devices = prop_array_create();
201 1.5.2.3 skrll }
202 1.5.2.3 skrll prop_object_release(devs);
203 1.5.2.3 skrll
204 1.5.2.2 skrll sc->sc_i2cdev = config_found_ia(self, "i2cbus", &iba, iicbus_print);
205 1.5.2.2 skrll }
206 1.5.2.2 skrll
207 1.5.2.3 skrll static i2c_tag_t
208 1.5.2.3 skrll tegra_i2c_get_tag(device_t dev)
209 1.5.2.3 skrll {
210 1.5.2.3 skrll struct tegra_i2c_softc * const sc = device_private(dev);
211 1.5.2.3 skrll
212 1.5.2.3 skrll return &sc->sc_ic;
213 1.5.2.3 skrll }
214 1.5.2.3 skrll
215 1.5.2.2 skrll static void
216 1.5.2.2 skrll tegra_i2c_init(struct tegra_i2c_softc *sc)
217 1.5.2.2 skrll {
218 1.5.2.2 skrll int retry = 10000;
219 1.5.2.2 skrll
220 1.5.2.2 skrll I2C_WRITE(sc, I2C_CLK_DIVISOR_REG,
221 1.5.2.2 skrll __SHIFTIN(0x19, I2C_CLK_DIVISOR_STD_FAST_MODE) |
222 1.5.2.2 skrll __SHIFTIN(0x1, I2C_CLK_DIVISOR_HSMODE));
223 1.5.2.2 skrll
224 1.5.2.2 skrll I2C_WRITE(sc, I2C_INTERRUPT_MASK_REG, 0);
225 1.5.2.2 skrll I2C_WRITE(sc, I2C_CNFG_REG,
226 1.5.2.2 skrll I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN);
227 1.5.2.2 skrll I2C_SET_CLEAR(sc, I2C_SL_CNFG_REG, I2C_SL_CNFG_NEWSL, 0);
228 1.5.2.2 skrll I2C_WRITE(sc, I2C_FIFO_CONTROL_REG,
229 1.5.2.2 skrll __SHIFTIN(7, I2C_FIFO_CONTROL_TX_FIFO_TRIG) |
230 1.5.2.2 skrll __SHIFTIN(0, I2C_FIFO_CONTROL_RX_FIFO_TRIG));
231 1.5.2.2 skrll
232 1.5.2.2 skrll I2C_WRITE(sc, I2C_BUS_CONFIG_LOAD_REG,
233 1.5.2.2 skrll I2C_BUS_CONFIG_LOAD_MSTR_CONFIG_LOAD);
234 1.5.2.2 skrll while (--retry > 0) {
235 1.5.2.2 skrll if (I2C_READ(sc, I2C_BUS_CONFIG_LOAD_REG) == 0)
236 1.5.2.2 skrll break;
237 1.5.2.2 skrll delay(10);
238 1.5.2.2 skrll }
239 1.5.2.2 skrll if (retry == 0) {
240 1.5.2.2 skrll device_printf(sc->sc_dev, "config load timeout\n");
241 1.5.2.2 skrll }
242 1.5.2.2 skrll }
243 1.5.2.2 skrll
244 1.5.2.2 skrll static int
245 1.5.2.2 skrll tegra_i2c_intr(void *priv)
246 1.5.2.2 skrll {
247 1.5.2.2 skrll struct tegra_i2c_softc * const sc = priv;
248 1.5.2.2 skrll
249 1.5.2.2 skrll const uint32_t istatus = I2C_READ(sc, I2C_INTERRUPT_STATUS_REG);
250 1.5.2.2 skrll if (istatus == 0)
251 1.5.2.2 skrll return 0;
252 1.5.2.2 skrll I2C_WRITE(sc, I2C_INTERRUPT_STATUS_REG, istatus);
253 1.5.2.2 skrll
254 1.5.2.2 skrll mutex_enter(&sc->sc_lock);
255 1.5.2.2 skrll cv_broadcast(&sc->sc_cv);
256 1.5.2.2 skrll mutex_exit(&sc->sc_lock);
257 1.5.2.2 skrll
258 1.5.2.2 skrll return 1;
259 1.5.2.2 skrll }
260 1.5.2.2 skrll
261 1.5.2.2 skrll static int
262 1.5.2.2 skrll tegra_i2c_acquire_bus(void *priv, int flags)
263 1.5.2.2 skrll {
264 1.5.2.2 skrll struct tegra_i2c_softc * const sc = priv;
265 1.5.2.2 skrll
266 1.5.2.2 skrll mutex_enter(&sc->sc_lock);
267 1.5.2.2 skrll
268 1.5.2.2 skrll return 0;
269 1.5.2.2 skrll }
270 1.5.2.2 skrll
271 1.5.2.2 skrll static void
272 1.5.2.2 skrll tegra_i2c_release_bus(void *priv, int flags)
273 1.5.2.2 skrll {
274 1.5.2.2 skrll struct tegra_i2c_softc * const sc = priv;
275 1.5.2.2 skrll
276 1.5.2.2 skrll mutex_exit(&sc->sc_lock);
277 1.5.2.2 skrll }
278 1.5.2.2 skrll
279 1.5.2.2 skrll static int
280 1.5.2.2 skrll tegra_i2c_exec(void *priv, i2c_op_t op, i2c_addr_t addr, const void *cmdbuf,
281 1.5.2.2 skrll size_t cmdlen, void *buf, size_t buflen, int flags)
282 1.5.2.2 skrll {
283 1.5.2.2 skrll struct tegra_i2c_softc * const sc = priv;
284 1.5.2.2 skrll int retry, error;
285 1.5.2.2 skrll
286 1.5.2.2 skrll #if notyet
287 1.5.2.2 skrll if (cold)
288 1.5.2.2 skrll #endif
289 1.5.2.2 skrll flags |= I2C_F_POLL;
290 1.5.2.2 skrll
291 1.5.2.2 skrll KASSERT(mutex_owned(&sc->sc_lock));
292 1.5.2.2 skrll
293 1.5.2.2 skrll if ((flags & I2C_F_POLL) == 0) {
294 1.5.2.2 skrll I2C_WRITE(sc, I2C_INTERRUPT_MASK_REG,
295 1.5.2.2 skrll I2C_INTERRUPT_MASK_NOACK | I2C_INTERRUPT_MASK_ARB_LOST |
296 1.5.2.2 skrll I2C_INTERRUPT_MASK_TIMEOUT |
297 1.5.2.2 skrll I2C_INTERRUPT_MASK_ALL_PACKETS_XFER_COMPLETE);
298 1.5.2.2 skrll }
299 1.5.2.2 skrll
300 1.5.2.2 skrll const uint32_t flush_mask =
301 1.5.2.2 skrll I2C_FIFO_CONTROL_TX_FIFO_FLUSH | I2C_FIFO_CONTROL_RX_FIFO_FLUSH;
302 1.5.2.2 skrll
303 1.5.2.2 skrll I2C_SET_CLEAR(sc, I2C_FIFO_CONTROL_REG, flush_mask, 0);
304 1.5.2.2 skrll for (retry = 10000; retry > 0; retry--) {
305 1.5.2.2 skrll const uint32_t v = I2C_READ(sc, I2C_FIFO_CONTROL_REG);
306 1.5.2.2 skrll if ((v & flush_mask) == 0)
307 1.5.2.2 skrll break;
308 1.5.2.2 skrll delay(1);
309 1.5.2.2 skrll }
310 1.5.2.2 skrll if (retry == 0) {
311 1.5.2.2 skrll device_printf(sc->sc_dev, "timeout flushing FIFO\n");
312 1.5.2.2 skrll return EIO;
313 1.5.2.2 skrll }
314 1.5.2.2 skrll
315 1.5.2.2 skrll if (cmdlen > 0) {
316 1.5.2.3 skrll error = tegra_i2c_write(sc, addr, cmdbuf, cmdlen, flags,
317 1.5.2.5 skrll buflen > 0 ? true : false);
318 1.5.2.2 skrll if (error) {
319 1.5.2.2 skrll goto done;
320 1.5.2.2 skrll }
321 1.5.2.2 skrll }
322 1.5.2.2 skrll
323 1.5.2.2 skrll if (I2C_OP_READ_P(op)) {
324 1.5.2.2 skrll error = tegra_i2c_read(sc, addr, buf, buflen, flags);
325 1.5.2.2 skrll } else {
326 1.5.2.3 skrll error = tegra_i2c_write(sc, addr, buf, buflen, flags, false);
327 1.5.2.2 skrll }
328 1.5.2.2 skrll
329 1.5.2.2 skrll done:
330 1.5.2.2 skrll if ((flags & I2C_F_POLL) == 0) {
331 1.5.2.2 skrll I2C_WRITE(sc, I2C_INTERRUPT_MASK_REG, 0);
332 1.5.2.2 skrll }
333 1.5.2.2 skrll
334 1.5.2.2 skrll if (error) {
335 1.5.2.2 skrll tegra_i2c_init(sc);
336 1.5.2.2 skrll }
337 1.5.2.2 skrll
338 1.5.2.2 skrll return error;
339 1.5.2.2 skrll }
340 1.5.2.2 skrll
341 1.5.2.2 skrll static int
342 1.5.2.2 skrll tegra_i2c_wait(struct tegra_i2c_softc *sc, int flags)
343 1.5.2.2 skrll {
344 1.5.2.2 skrll int error, retry;
345 1.5.2.2 skrll uint32_t stat = 0;
346 1.5.2.2 skrll
347 1.5.2.2 skrll retry = (flags & I2C_F_POLL) ? 100000 : 100;
348 1.5.2.2 skrll
349 1.5.2.2 skrll while (--retry > 0) {
350 1.5.2.2 skrll if ((flags & I2C_F_POLL) == 0) {
351 1.5.2.2 skrll error = cv_timedwait_sig(&sc->sc_cv, &sc->sc_lock,
352 1.5.2.2 skrll max(mstohz(10), 1));
353 1.5.2.2 skrll if (error) {
354 1.5.2.2 skrll return error;
355 1.5.2.2 skrll }
356 1.5.2.2 skrll }
357 1.5.2.2 skrll stat = I2C_READ(sc, I2C_INTERRUPT_STATUS_REG);
358 1.5.2.2 skrll if (stat & I2C_INTERRUPT_STATUS_PACKET_XFER_COMPLETE) {
359 1.5.2.2 skrll break;
360 1.5.2.2 skrll }
361 1.5.2.2 skrll if (flags & I2C_F_POLL) {
362 1.5.2.2 skrll delay(10);
363 1.5.2.2 skrll }
364 1.5.2.2 skrll }
365 1.5.2.2 skrll if (retry == 0) {
366 1.5.2.2 skrll stat = I2C_READ(sc, I2C_INTERRUPT_STATUS_REG);
367 1.5.2.2 skrll device_printf(sc->sc_dev, "timed out, status = %#x\n", stat);
368 1.5.2.2 skrll return ETIMEDOUT;
369 1.5.2.2 skrll }
370 1.5.2.2 skrll
371 1.5.2.2 skrll const uint32_t err_mask =
372 1.5.2.2 skrll I2C_INTERRUPT_STATUS_NOACK |
373 1.5.2.2 skrll I2C_INTERRUPT_STATUS_ARB_LOST |
374 1.5.2.2 skrll I2C_INTERRUPT_MASK_TIMEOUT;
375 1.5.2.2 skrll
376 1.5.2.2 skrll if (stat & err_mask) {
377 1.5.2.2 skrll device_printf(sc->sc_dev, "error, status = %#x\n", stat);
378 1.5.2.2 skrll return EIO;
379 1.5.2.2 skrll }
380 1.5.2.2 skrll
381 1.5.2.2 skrll return 0;
382 1.5.2.2 skrll }
383 1.5.2.2 skrll
384 1.5.2.2 skrll static int
385 1.5.2.2 skrll tegra_i2c_write(struct tegra_i2c_softc *sc, i2c_addr_t addr, const uint8_t *buf,
386 1.5.2.3 skrll size_t buflen, int flags, bool repeat_start)
387 1.5.2.2 skrll {
388 1.5.2.2 skrll const uint8_t *p = buf;
389 1.5.2.2 skrll size_t n, resid = buflen;
390 1.5.2.2 skrll uint32_t data;
391 1.5.2.2 skrll int retry;
392 1.5.2.2 skrll
393 1.5.2.2 skrll const uint32_t istatus = I2C_READ(sc, I2C_INTERRUPT_STATUS_REG);
394 1.5.2.2 skrll I2C_WRITE(sc, I2C_INTERRUPT_STATUS_REG, istatus);
395 1.5.2.2 skrll
396 1.5.2.2 skrll /* Generic Header 0 */
397 1.5.2.2 skrll I2C_WRITE(sc, I2C_TX_PACKET_FIFO_REG,
398 1.5.2.2 skrll __SHIFTIN(I2C_IOPACKET_WORD0_PROTHDRSZ_REQ,
399 1.5.2.2 skrll I2C_IOPACKET_WORD0_PROTHDRSZ) |
400 1.5.2.3 skrll __SHIFTIN(sc->sc_cid, I2C_IOPACKET_WORD0_CONTROLLERID) |
401 1.5.2.2 skrll __SHIFTIN(1, I2C_IOPACKET_WORD0_PKTID) |
402 1.5.2.2 skrll __SHIFTIN(I2C_IOPACKET_WORD0_PROTOCOL_I2C,
403 1.5.2.2 skrll I2C_IOPACKET_WORD0_PROTOCOL) |
404 1.5.2.2 skrll __SHIFTIN(I2C_IOPACKET_WORD0_PKTTYPE_REQ,
405 1.5.2.2 skrll I2C_IOPACKET_WORD0_PKTTYPE));
406 1.5.2.2 skrll /* Generic Header 1 */
407 1.5.2.2 skrll I2C_WRITE(sc, I2C_TX_PACKET_FIFO_REG,
408 1.5.2.2 skrll __SHIFTIN(buflen - 1, I2C_IOPACKET_WORD1_PAYLOADSIZE));
409 1.5.2.2 skrll /* I2C Master Transmit Packet Header */
410 1.5.2.2 skrll I2C_WRITE(sc, I2C_TX_PACKET_FIFO_REG,
411 1.5.2.2 skrll I2C_IOPACKET_XMITHDR_IE |
412 1.5.2.3 skrll (repeat_start ? I2C_IOPACKET_XMITHDR_REPEAT_STARTSTOP : 0) |
413 1.5.2.2 skrll __SHIFTIN((addr << 1), I2C_IOPACKET_XMITHDR_SLAVE_ADDR));
414 1.5.2.2 skrll
415 1.5.2.2 skrll /* Transmit data */
416 1.5.2.2 skrll while (resid > 0) {
417 1.5.2.2 skrll retry = 10000;
418 1.5.2.2 skrll while (--retry > 0) {
419 1.5.2.2 skrll const uint32_t fs = I2C_READ(sc, I2C_FIFO_STATUS_REG);
420 1.5.2.2 skrll const u_int cnt =
421 1.5.2.2 skrll __SHIFTOUT(fs, I2C_FIFO_STATUS_TX_FIFO_EMPTY_CNT);
422 1.5.2.2 skrll if (cnt > 0)
423 1.5.2.2 skrll break;
424 1.5.2.2 skrll delay(10);
425 1.5.2.2 skrll }
426 1.5.2.2 skrll if (retry == 0) {
427 1.5.2.2 skrll device_printf(sc->sc_dev, "TX FIFO timeout\n");
428 1.5.2.2 skrll return ETIMEDOUT;
429 1.5.2.2 skrll }
430 1.5.2.2 skrll
431 1.5.2.2 skrll for (n = 0, data = 0; n < min(resid, 4); n++) {
432 1.5.2.2 skrll data |= (uint32_t)p[n] << (n * 8);
433 1.5.2.2 skrll }
434 1.5.2.2 skrll I2C_WRITE(sc, I2C_TX_PACKET_FIFO_REG, data);
435 1.5.2.2 skrll p += min(resid, 4);
436 1.5.2.5 skrll resid -= min(resid, 4);
437 1.5.2.2 skrll }
438 1.5.2.2 skrll
439 1.5.2.2 skrll return tegra_i2c_wait(sc, flags);
440 1.5.2.2 skrll }
441 1.5.2.2 skrll
442 1.5.2.2 skrll static int
443 1.5.2.2 skrll tegra_i2c_read(struct tegra_i2c_softc *sc, i2c_addr_t addr, uint8_t *buf,
444 1.5.2.2 skrll size_t buflen, int flags)
445 1.5.2.2 skrll {
446 1.5.2.2 skrll uint8_t *p = buf;
447 1.5.2.2 skrll size_t n, resid = buflen;
448 1.5.2.2 skrll uint32_t data;
449 1.5.2.2 skrll int retry;
450 1.5.2.2 skrll
451 1.5.2.2 skrll const uint32_t istatus = I2C_READ(sc, I2C_INTERRUPT_STATUS_REG);
452 1.5.2.2 skrll I2C_WRITE(sc, I2C_INTERRUPT_STATUS_REG, istatus);
453 1.5.2.2 skrll
454 1.5.2.2 skrll /* Generic Header 0 */
455 1.5.2.2 skrll I2C_WRITE(sc, I2C_TX_PACKET_FIFO_REG,
456 1.5.2.2 skrll __SHIFTIN(I2C_IOPACKET_WORD0_PROTHDRSZ_REQ,
457 1.5.2.2 skrll I2C_IOPACKET_WORD0_PROTHDRSZ) |
458 1.5.2.3 skrll __SHIFTIN(sc->sc_cid, I2C_IOPACKET_WORD0_CONTROLLERID) |
459 1.5.2.2 skrll __SHIFTIN(1, I2C_IOPACKET_WORD0_PKTID) |
460 1.5.2.2 skrll __SHIFTIN(I2C_IOPACKET_WORD0_PROTOCOL_I2C,
461 1.5.2.2 skrll I2C_IOPACKET_WORD0_PROTOCOL) |
462 1.5.2.2 skrll __SHIFTIN(I2C_IOPACKET_WORD0_PKTTYPE_REQ,
463 1.5.2.2 skrll I2C_IOPACKET_WORD0_PKTTYPE));
464 1.5.2.2 skrll /* Generic Header 1 */
465 1.5.2.2 skrll I2C_WRITE(sc, I2C_TX_PACKET_FIFO_REG,
466 1.5.2.2 skrll __SHIFTIN(buflen - 1, I2C_IOPACKET_WORD1_PAYLOADSIZE));
467 1.5.2.2 skrll /* I2C Master Transmit Packet Header */
468 1.5.2.2 skrll I2C_WRITE(sc, I2C_TX_PACKET_FIFO_REG,
469 1.5.2.2 skrll I2C_IOPACKET_XMITHDR_IE | I2C_IOPACKET_XMITHDR_READ |
470 1.5.2.2 skrll __SHIFTIN((addr << 1) | 1, I2C_IOPACKET_XMITHDR_SLAVE_ADDR));
471 1.5.2.2 skrll
472 1.5.2.2 skrll while (resid > 0) {
473 1.5.2.2 skrll retry = 10000;
474 1.5.2.2 skrll while (--retry > 0) {
475 1.5.2.2 skrll const uint32_t fs = I2C_READ(sc, I2C_FIFO_STATUS_REG);
476 1.5.2.2 skrll const u_int cnt =
477 1.5.2.2 skrll __SHIFTOUT(fs, I2C_FIFO_STATUS_RX_FIFO_FULL_CNT);
478 1.5.2.2 skrll if (cnt > 0)
479 1.5.2.2 skrll break;
480 1.5.2.2 skrll delay(10);
481 1.5.2.2 skrll }
482 1.5.2.2 skrll if (retry == 0) {
483 1.5.2.2 skrll device_printf(sc->sc_dev, "RX FIFO timeout\n");
484 1.5.2.2 skrll return ETIMEDOUT;
485 1.5.2.2 skrll }
486 1.5.2.2 skrll
487 1.5.2.2 skrll data = I2C_READ(sc, I2C_RX_FIFO_REG);
488 1.5.2.2 skrll for (n = 0; n < min(resid, 4); n++) {
489 1.5.2.2 skrll p[n] = (data >> (n * 8)) & 0xff;
490 1.5.2.2 skrll }
491 1.5.2.2 skrll p += min(resid, 4);
492 1.5.2.5 skrll resid -= min(resid, 4);
493 1.5.2.2 skrll }
494 1.5.2.2 skrll
495 1.5.2.2 skrll return tegra_i2c_wait(sc, flags);
496 1.5.2.2 skrll }
497