Home | History | Annotate | Line # | Download | only in nvidia
      1  1.12  jmcneill /* $NetBSD: tegra_intr.h,v 1.12 2017/05/30 22:00:25 jmcneill Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill #ifndef _ARM_TEGRA_INTR_H
     30   1.1  jmcneill #define _ARM_TEGRA_INTR_H
     31   1.1  jmcneill 
     32   1.1  jmcneill #define TEGRA_INTR(x)		((x) + 32)
     33   1.1  jmcneill 
     34   1.6  jmcneill #define TEGRA_INTR_TMR1		TEGRA_INTR(0)
     35   1.6  jmcneill #define TEGRA_INTR_TMR2		TEGRA_INTR(1)
     36   1.7  jmcneill #define TEGRA_INTR_CEC		TEGRA_INTR(3)
     37   1.1  jmcneill #define TEGRA_INTR_SDMMC1	TEGRA_INTR(14)
     38   1.1  jmcneill #define TEGRA_INTR_SDMMC2	TEGRA_INTR(15)
     39   1.1  jmcneill #define TEGRA_INTR_SDMMC3	TEGRA_INTR(19)
     40   1.1  jmcneill #define TEGRA_INTR_USB1		TEGRA_INTR(20)
     41   1.1  jmcneill #define TEGRA_INTR_USB2		TEGRA_INTR(21)
     42   1.1  jmcneill #define TEGRA_INTR_SATA		TEGRA_INTR(23)
     43   1.1  jmcneill #define TEGRA_INTR_SDMMC4	TEGRA_INTR(31)
     44   1.1  jmcneill #define TEGRA_INTR_UARTA	TEGRA_INTR(36)
     45   1.1  jmcneill #define TEGRA_INTR_UARTB	TEGRA_INTR(37)
     46   1.4  jmcneill #define TEGRA_INTR_I2C1		TEGRA_INTR(38)
     47   1.6  jmcneill #define TEGRA_INTR_TMR3		TEGRA_INTR(41)
     48   1.6  jmcneill #define TEGRA_INTR_TMR4		TEGRA_INTR(42)
     49   1.1  jmcneill #define TEGRA_INTR_UARTC	TEGRA_INTR(46)
     50  1.11  jmcneill #define TEGRA_INTR_THERMAL	TEGRA_INTR(48)
     51   1.4  jmcneill #define TEGRA_INTR_I2C5		TEGRA_INTR(53)
     52   1.4  jmcneill #define TEGRA_INTR_I2C6		TEGRA_INTR(63)
     53  1.10  jakllsch #define TEGRA_INTR_HOST1X_SYNCPT_COP	TEGRA_INTR(64)
     54  1.10  jakllsch #define TEGRA_INTR_HOST1X_SYNCPT_CPU	TEGRA_INTR(65)
     55  1.10  jakllsch #define TEGRA_INTR_HOST1X_GEN_COP	TEGRA_INTR(66)
     56  1.10  jakllsch #define TEGRA_INTR_HOST1X_GEN_CPU	TEGRA_INTR(67)
     57  1.10  jakllsch #define TEGRA_INTR_MSENC	TEGRA_INTR(68)
     58  1.10  jakllsch #define TEGRA_INTR_VI		TEGRA_INTR(69)
     59  1.10  jakllsch #define TEGRA_INTR_ISPB		TEGRA_INTR(70)
     60  1.10  jakllsch #define TEGRA_INTR_ISP		TEGRA_INTR(71)
     61  1.10  jakllsch #define TEGRA_INTR_VIC		TEGRA_INTR(72)
     62   1.5  jmcneill #define TEGRA_INTR_DISPLAYA	TEGRA_INTR(73)
     63   1.5  jmcneill #define TEGRA_INTR_DISPLAYB	TEGRA_INTR(74)
     64   1.5  jmcneill #define TEGRA_INTR_HDMI		TEGRA_INTR(75)
     65   1.8  jmcneill #define TEGRA_INTR_SOR		TEGRA_INTR(76)
     66  1.10  jakllsch #define TEGRA_INTR_MC		TEGRA_INTR(77)
     67  1.10  jakllsch #define TEGRA_INTR_EMC		TEGRA_INTR(78)
     68  1.10  jakllsch #define TEGRA_INTR_SPI6		TEGRA_INTR(79)
     69   1.1  jmcneill #define TEGRA_INTR_HDA		TEGRA_INTR(81)
     70  1.10  jakllsch #define TEGRA_INTR_SPI2		TEGRA_INTR(82)
     71  1.10  jakllsch #define TEGRA_INTR_SPI3		TEGRA_INTR(83)
     72   1.4  jmcneill #define TEGRA_INTR_I2C2		TEGRA_INTR(84)
     73  1.10  jakllsch #define TEGRA_INTR_PMU_EXT	TEGRA_INTR(86)
     74  1.10  jakllsch #define TEGRA_INTR_GPIO6	TEGRA_INTR(87)
     75  1.10  jakllsch #define TEGRA_INTR_GPIO7	TEGRA_INTR(89)
     76   1.1  jmcneill #define TEGRA_INTR_UARTD	TEGRA_INTR(90)
     77   1.4  jmcneill #define TEGRA_INTR_I2C3		TEGRA_INTR(92)
     78  1.10  jakllsch #define TEGRA_INTR_SW_INTR	TEGRA_INTR(95)
     79  1.10  jakllsch #define TEGRA_INTR_SNOR		TEGRA_INTR(96)
     80   1.1  jmcneill #define TEGRA_INTR_USB3		TEGRA_INTR(97)
     81   1.3  jmcneill #define TEGRA_INTR_PCIE_INT	TEGRA_INTR(98)
     82   1.3  jmcneill #define TEGRA_INTR_PCIE_MSI	TEGRA_INTR(99)
     83   1.3  jmcneill #define TEGRA_INTR_PCIE_WAKE	TEGRA_INTR(100)
     84   1.4  jmcneill #define TEGRA_INTR_I2C4		TEGRA_INTR(120)
     85   1.6  jmcneill #define TEGRA_INTR_TMR5		TEGRA_INTR(121)
     86   1.6  jmcneill #define TEGRA_INTR_WDT_CPU	TEGRA_INTR(123)
     87   1.6  jmcneill #define TEGRA_INTR_WDT_AVP	TEGRA_INTR(124)
     88   1.6  jmcneill #define TEGRA_INTR_TMR6		TEGRA_INTR(152)
     89   1.6  jmcneill #define TEGRA_INTR_TMR7		TEGRA_INTR(153)
     90   1.6  jmcneill #define TEGRA_INTR_TMR8		TEGRA_INTR(154)
     91   1.6  jmcneill #define TEGRA_INTR_TMR9		TEGRA_INTR(155)
     92   1.6  jmcneill #define TEGRA_INTR_TMR0		TEGRA_INTR(156)
     93   1.8  jmcneill #define TEGRA_INTR_GPU		TEGRA_INTR(157)
     94   1.8  jmcneill #define TEGRA_INTR_GPU_NONSTALL	TEGRA_INTR(158)
     95   1.9  jmcneill 
     96   1.1  jmcneill #endif /* _ARM_TEGRA_INTR_H */
     97