tegra_intr.h revision 1.9 1 /* $NetBSD: tegra_intr.h,v 1.9 2015/10/22 23:30:15 jmcneill Exp $ */
2
3 /*-
4 * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 * SUCH DAMAGE.
27 */
28
29 #ifndef _ARM_TEGRA_INTR_H
30 #define _ARM_TEGRA_INTR_H
31
32 #define PIC_MAXSOURCES 256
33 #define PIC_MAXMAXSOURCES (PIC_MAXSOURCES + 32)
34
35 #include <arm/cortex/gic_intr.h>
36 #include <arm/cortex/gtmr_intr.h>
37
38 #define TEGRA_INTR(x) ((x) + 32)
39
40 #define TEGRA_INTR_TMR1 TEGRA_INTR(0)
41 #define TEGRA_INTR_TMR2 TEGRA_INTR(1)
42 #define TEGRA_INTR_CEC TEGRA_INTR(3)
43 #define TEGRA_INTR_SDMMC1 TEGRA_INTR(14)
44 #define TEGRA_INTR_SDMMC2 TEGRA_INTR(15)
45 #define TEGRA_INTR_SDMMC3 TEGRA_INTR(19)
46 #define TEGRA_INTR_USB1 TEGRA_INTR(20)
47 #define TEGRA_INTR_USB2 TEGRA_INTR(21)
48 #define TEGRA_INTR_SATA TEGRA_INTR(23)
49 #define TEGRA_INTR_SDMMC4 TEGRA_INTR(31)
50 #define TEGRA_INTR_UARTA TEGRA_INTR(36)
51 #define TEGRA_INTR_UARTB TEGRA_INTR(37)
52 #define TEGRA_INTR_I2C1 TEGRA_INTR(38)
53 #define TEGRA_INTR_TMR3 TEGRA_INTR(41)
54 #define TEGRA_INTR_TMR4 TEGRA_INTR(42)
55 #define TEGRA_INTR_UARTC TEGRA_INTR(46)
56 #define TEGRA_INTR_I2C5 TEGRA_INTR(53)
57 #define TEGRA_INTR_I2C6 TEGRA_INTR(63)
58 #define TEGRA_INTR_DISPLAYA TEGRA_INTR(73)
59 #define TEGRA_INTR_DISPLAYB TEGRA_INTR(74)
60 #define TEGRA_INTR_HDMI TEGRA_INTR(75)
61 #define TEGRA_INTR_SOR TEGRA_INTR(76)
62 #define TEGRA_INTR_HDA TEGRA_INTR(81)
63 #define TEGRA_INTR_I2C2 TEGRA_INTR(84)
64 #define TEGRA_INTR_UARTD TEGRA_INTR(90)
65 #define TEGRA_INTR_I2C3 TEGRA_INTR(92)
66 #define TEGRA_INTR_USB3 TEGRA_INTR(97)
67 #define TEGRA_INTR_PCIE_INT TEGRA_INTR(98)
68 #define TEGRA_INTR_PCIE_MSI TEGRA_INTR(99)
69 #define TEGRA_INTR_PCIE_WAKE TEGRA_INTR(100)
70 #define TEGRA_INTR_I2C4 TEGRA_INTR(120)
71 #define TEGRA_INTR_TMR5 TEGRA_INTR(121)
72 #define TEGRA_INTR_WDT_CPU TEGRA_INTR(123)
73 #define TEGRA_INTR_WDT_AVP TEGRA_INTR(124)
74 #define TEGRA_INTR_TMR6 TEGRA_INTR(152)
75 #define TEGRA_INTR_TMR7 TEGRA_INTR(153)
76 #define TEGRA_INTR_TMR8 TEGRA_INTR(154)
77 #define TEGRA_INTR_TMR9 TEGRA_INTR(155)
78 #define TEGRA_INTR_TMR0 TEGRA_INTR(156)
79 #define TEGRA_INTR_GPU TEGRA_INTR(157)
80 #define TEGRA_INTR_GPU_NONSTALL TEGRA_INTR(158)
81
82 #endif /* _ARM_TEGRA_INTR_H */
83