Home | History | Annotate | Line # | Download | only in nvidia
tegra_mc.c revision 1.5.2.1
      1  1.5.2.1  pgoyette /* $NetBSD: tegra_mc.c,v 1.5.2.1 2017/04/26 02:53:01 pgoyette Exp $ */
      2      1.1  jmcneill 
      3      1.1  jmcneill /*-
      4      1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5      1.1  jmcneill  * All rights reserved.
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8      1.1  jmcneill  * modification, are permitted provided that the following conditions
      9      1.1  jmcneill  * are met:
     10      1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12      1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15      1.1  jmcneill  *
     16      1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17      1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18      1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20      1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21      1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22      1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23      1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24      1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25      1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26      1.1  jmcneill  * SUCH DAMAGE.
     27      1.1  jmcneill  */
     28      1.1  jmcneill 
     29      1.1  jmcneill #include "locators.h"
     30      1.1  jmcneill 
     31      1.1  jmcneill #include <sys/cdefs.h>
     32  1.5.2.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: tegra_mc.c,v 1.5.2.1 2017/04/26 02:53:01 pgoyette Exp $");
     33      1.1  jmcneill 
     34      1.1  jmcneill #include <sys/param.h>
     35      1.1  jmcneill #include <sys/bus.h>
     36      1.1  jmcneill #include <sys/device.h>
     37      1.1  jmcneill #include <sys/intr.h>
     38      1.1  jmcneill #include <sys/systm.h>
     39      1.1  jmcneill #include <sys/kernel.h>
     40      1.1  jmcneill 
     41      1.1  jmcneill #include <arm/nvidia/tegra_reg.h>
     42      1.1  jmcneill #include <arm/nvidia/tegra_mcreg.h>
     43      1.1  jmcneill #include <arm/nvidia/tegra_var.h>
     44      1.1  jmcneill 
     45      1.5  jmcneill #include <dev/fdt/fdtvar.h>
     46      1.5  jmcneill 
     47      1.1  jmcneill static int	tegra_mc_match(device_t, cfdata_t, void *);
     48      1.1  jmcneill static void	tegra_mc_attach(device_t, device_t, void *);
     49      1.1  jmcneill 
     50      1.3  jakllsch static int	tegra_mc_intr(void *);
     51      1.3  jakllsch 
     52      1.1  jmcneill struct tegra_mc_softc {
     53      1.1  jmcneill 	device_t		sc_dev;
     54      1.1  jmcneill 	bus_space_tag_t		sc_bst;
     55      1.1  jmcneill 	bus_space_handle_t	sc_bsh;
     56      1.3  jakllsch 	void			*sc_ih;
     57      1.1  jmcneill };
     58      1.1  jmcneill 
     59      1.1  jmcneill static struct tegra_mc_softc *mc_softc = NULL;
     60      1.1  jmcneill 
     61      1.1  jmcneill CFATTACH_DECL_NEW(tegra_mc, sizeof(struct tegra_mc_softc),
     62      1.1  jmcneill 	tegra_mc_match, tegra_mc_attach, NULL, NULL);
     63      1.1  jmcneill 
     64      1.4  jmcneill #define MC_READ(sc, reg)		\
     65      1.4  jmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
     66      1.4  jmcneill #define MC_WRITE(sc, reg, val)		\
     67      1.4  jmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
     68      1.4  jmcneill #define MC_SET_CLEAR(sc, reg, set, clr)	\
     69      1.4  jmcneill     tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
     70      1.3  jakllsch 
     71      1.1  jmcneill static int
     72      1.1  jmcneill tegra_mc_match(device_t parent, cfdata_t cf, void *aux)
     73      1.1  jmcneill {
     74      1.5  jmcneill 	const char * const compatible[] = { "nvidia,tegra124-mc", NULL };
     75      1.5  jmcneill 	struct fdt_attach_args * const faa = aux;
     76      1.5  jmcneill 
     77      1.5  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
     78      1.1  jmcneill }
     79      1.1  jmcneill 
     80      1.1  jmcneill static void
     81      1.1  jmcneill tegra_mc_attach(device_t parent, device_t self, void *aux)
     82      1.1  jmcneill {
     83      1.1  jmcneill 	struct tegra_mc_softc * const sc = device_private(self);
     84      1.5  jmcneill 	struct fdt_attach_args * const faa = aux;
     85      1.5  jmcneill 	char intrstr[128];
     86      1.5  jmcneill 	bus_addr_t addr;
     87      1.5  jmcneill 	bus_size_t size;
     88      1.5  jmcneill 	int error;
     89      1.5  jmcneill 
     90      1.5  jmcneill 	if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
     91      1.5  jmcneill 		aprint_error(": couldn't get registers\n");
     92      1.5  jmcneill 		return;
     93      1.5  jmcneill 	}
     94      1.1  jmcneill 
     95      1.1  jmcneill 	sc->sc_dev = self;
     96      1.5  jmcneill 	sc->sc_bst = faa->faa_bst;
     97      1.5  jmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
     98      1.5  jmcneill 	if (error) {
     99      1.5  jmcneill 		aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
    100      1.5  jmcneill 		return;
    101      1.5  jmcneill 	}
    102      1.1  jmcneill 
    103      1.1  jmcneill 	KASSERT(mc_softc == NULL);
    104      1.1  jmcneill 	mc_softc = sc;
    105      1.1  jmcneill 
    106      1.1  jmcneill 	aprint_naive("\n");
    107      1.1  jmcneill 	aprint_normal(": MC\n");
    108      1.3  jakllsch 
    109      1.5  jmcneill 	if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
    110      1.5  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    111      1.5  jmcneill 		return;
    112      1.5  jmcneill 	}
    113      1.5  jmcneill 
    114      1.5  jmcneill 	sc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_VM,
    115      1.5  jmcneill 	    FDT_INTR_MPSAFE, tegra_mc_intr, sc);
    116      1.3  jakllsch 	if (sc->sc_ih == NULL) {
    117      1.5  jmcneill 		aprint_error_dev(self, "failed to establish interrupt on %s\n",
    118      1.5  jmcneill 		    intrstr);
    119      1.3  jakllsch 		return;
    120      1.3  jakllsch 	}
    121      1.5  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    122      1.3  jakllsch 
    123      1.4  jmcneill 	MC_WRITE(sc, MC_INTSTATUS_REG, MC_INT__ALL);
    124      1.4  jmcneill 	MC_WRITE(sc, MC_INTMASK_REG, MC_INT__ALL);
    125      1.3  jakllsch }
    126      1.3  jakllsch 
    127  1.5.2.1  pgoyette static int
    128      1.3  jakllsch tegra_mc_intr(void *v)
    129      1.3  jakllsch {
    130      1.3  jakllsch 	struct tegra_mc_softc * const sc = v;
    131      1.3  jakllsch 
    132      1.4  jmcneill 	const uint32_t status = MC_READ(sc, MC_INTSTATUS_REG);
    133      1.3  jakllsch 
    134      1.3  jakllsch 	if (status == 0) {
    135      1.3  jakllsch 		return 0;
    136      1.3  jakllsch 	}
    137      1.3  jakllsch 
    138      1.4  jmcneill 	const uint32_t err_status = MC_READ(sc, MC_ERR_STATUS_REG);
    139      1.4  jmcneill 	const uint32_t err_adr = MC_READ(sc, MC_ERR_ADR_REG);
    140      1.3  jakllsch 
    141      1.3  jakllsch 	device_printf(sc->sc_dev, "intrstatus %#x err %#x adr %#x\n",
    142      1.3  jakllsch 	    status, err_status, err_adr);
    143      1.3  jakllsch 
    144      1.4  jmcneill 	MC_WRITE(sc, MC_INTSTATUS_REG, status);
    145      1.3  jakllsch 
    146      1.3  jakllsch 	return status;
    147      1.1  jmcneill }
    148