tegra_pcie.c revision 1.11 1 1.11 jakllsch /* $NetBSD: tegra_pcie.c,v 1.11 2015/11/17 00:08:33 jakllsch Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "locators.h"
30 1.1 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.11 jakllsch __KERNEL_RCSID(0, "$NetBSD: tegra_pcie.c,v 1.11 2015/11/17 00:08:33 jakllsch Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.1 jmcneill #include <sys/extent.h>
41 1.1 jmcneill #include <sys/queue.h>
42 1.1 jmcneill #include <sys/mutex.h>
43 1.1 jmcneill #include <sys/kmem.h>
44 1.1 jmcneill
45 1.1 jmcneill #include <arm/cpufunc.h>
46 1.1 jmcneill
47 1.1 jmcneill #include <dev/pci/pcireg.h>
48 1.1 jmcneill #include <dev/pci/pcivar.h>
49 1.1 jmcneill #include <dev/pci/pciconf.h>
50 1.1 jmcneill
51 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
52 1.1 jmcneill #include <arm/nvidia/tegra_pciereg.h>
53 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
54 1.1 jmcneill
55 1.1 jmcneill static int tegra_pcie_match(device_t, cfdata_t, void *);
56 1.1 jmcneill static void tegra_pcie_attach(device_t, device_t, void *);
57 1.1 jmcneill
58 1.1 jmcneill struct tegra_pcie_ih {
59 1.1 jmcneill int (*ih_callback)(void *);
60 1.1 jmcneill void *ih_arg;
61 1.1 jmcneill int ih_ipl;
62 1.1 jmcneill TAILQ_ENTRY(tegra_pcie_ih) ih_entry;
63 1.1 jmcneill };
64 1.1 jmcneill
65 1.1 jmcneill struct tegra_pcie_softc {
66 1.1 jmcneill device_t sc_dev;
67 1.1 jmcneill bus_dma_tag_t sc_dmat;
68 1.1 jmcneill bus_space_tag_t sc_bst;
69 1.1 jmcneill bus_space_handle_t sc_bsh_afi;
70 1.9 jakllsch bus_space_handle_t sc_bsh_rpconf;
71 1.9 jakllsch bus_space_handle_t sc_bsh_conf;
72 1.1 jmcneill int sc_intr;
73 1.1 jmcneill
74 1.1 jmcneill struct arm32_pci_chipset sc_pc;
75 1.1 jmcneill
76 1.1 jmcneill void *sc_ih;
77 1.1 jmcneill
78 1.1 jmcneill kmutex_t sc_lock;
79 1.1 jmcneill
80 1.1 jmcneill TAILQ_HEAD(, tegra_pcie_ih) sc_intrs;
81 1.1 jmcneill u_int sc_intrgen;
82 1.1 jmcneill };
83 1.1 jmcneill
84 1.1 jmcneill static int tegra_pcie_intr(void *);
85 1.1 jmcneill static void tegra_pcie_init(pci_chipset_tag_t, void *);
86 1.1 jmcneill static void tegra_pcie_enable(struct tegra_pcie_softc *);
87 1.10 jakllsch static void tegra_pcie_setup(struct tegra_pcie_softc * const);
88 1.1 jmcneill
89 1.1 jmcneill static void tegra_pcie_attach_hook(device_t, device_t,
90 1.1 jmcneill struct pcibus_attach_args *);
91 1.1 jmcneill static int tegra_pcie_bus_maxdevs(void *, int);
92 1.1 jmcneill static pcitag_t tegra_pcie_make_tag(void *, int, int, int);
93 1.1 jmcneill static void tegra_pcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
94 1.1 jmcneill static pcireg_t tegra_pcie_conf_read(void *, pcitag_t, int);
95 1.1 jmcneill static void tegra_pcie_conf_write(void *, pcitag_t, int, pcireg_t);
96 1.1 jmcneill static int tegra_pcie_conf_hook(void *, int, int, int, pcireg_t);
97 1.1 jmcneill static void tegra_pcie_conf_interrupt(void *, int, int, int, int, int *);
98 1.1 jmcneill
99 1.1 jmcneill static int tegra_pcie_intr_map(const struct pci_attach_args *,
100 1.1 jmcneill pci_intr_handle_t *);
101 1.1 jmcneill static const char *tegra_pcie_intr_string(void *, pci_intr_handle_t,
102 1.1 jmcneill char *, size_t);
103 1.1 jmcneill const struct evcnt *tegra_pcie_intr_evcnt(void *, pci_intr_handle_t);
104 1.1 jmcneill static void * tegra_pcie_intr_establish(void *, pci_intr_handle_t,
105 1.1 jmcneill int, int (*)(void *), void *);
106 1.1 jmcneill static void tegra_pcie_intr_disestablish(void *, void *);
107 1.1 jmcneill
108 1.1 jmcneill CFATTACH_DECL_NEW(tegra_pcie, sizeof(struct tegra_pcie_softc),
109 1.1 jmcneill tegra_pcie_match, tegra_pcie_attach, NULL, NULL);
110 1.1 jmcneill
111 1.1 jmcneill static int
112 1.1 jmcneill tegra_pcie_match(device_t parent, cfdata_t cf, void *aux)
113 1.1 jmcneill {
114 1.1 jmcneill return 1;
115 1.1 jmcneill }
116 1.1 jmcneill
117 1.1 jmcneill static void
118 1.1 jmcneill tegra_pcie_attach(device_t parent, device_t self, void *aux)
119 1.1 jmcneill {
120 1.1 jmcneill struct tegra_pcie_softc * const sc = device_private(self);
121 1.1 jmcneill struct tegraio_attach_args * const tio = aux;
122 1.1 jmcneill const struct tegra_locators * const loc = &tio->tio_loc;
123 1.10 jakllsch struct extent *ioext, *memext, *pmemext;
124 1.1 jmcneill struct pcibus_attach_args pba;
125 1.1 jmcneill int error;
126 1.1 jmcneill
127 1.1 jmcneill sc->sc_dev = self;
128 1.2 jmcneill #if notyet
129 1.1 jmcneill sc->sc_dmat = tio->tio_coherent_dmat;
130 1.2 jmcneill #else
131 1.2 jmcneill sc->sc_dmat = tio->tio_dmat;
132 1.2 jmcneill #endif
133 1.1 jmcneill sc->sc_bst = tio->tio_bst;
134 1.1 jmcneill sc->sc_intr = loc->loc_intr;
135 1.1 jmcneill if (bus_space_map(sc->sc_bst, TEGRA_PCIE_AFI_BASE, TEGRA_PCIE_AFI_SIZE,
136 1.1 jmcneill 0, &sc->sc_bsh_afi) != 0)
137 1.1 jmcneill panic("couldn't map PCIE AFI");
138 1.9 jakllsch if (bus_space_map(sc->sc_bst, TEGRA_PCIE_RPCONF_BASE,
139 1.9 jakllsch TEGRA_PCIE_RPCONF_SIZE, 0, &sc->sc_bsh_rpconf) != 0)
140 1.9 jakllsch panic("couldn't map PCIE root ports");
141 1.9 jakllsch if (bus_space_map(sc->sc_bst, TEGRA_PCIE_CONF_BASE,
142 1.9 jakllsch TEGRA_PCIE_CONF_SIZE, 0, &sc->sc_bsh_conf) != 0)
143 1.9 jakllsch panic("couldn't map PCIE configuration");
144 1.1 jmcneill
145 1.1 jmcneill TAILQ_INIT(&sc->sc_intrs);
146 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
147 1.1 jmcneill
148 1.1 jmcneill aprint_naive("\n");
149 1.1 jmcneill aprint_normal(": PCIE\n");
150 1.1 jmcneill
151 1.1 jmcneill sc->sc_ih = intr_establish(loc->loc_intr, IPL_VM, IST_LEVEL,
152 1.1 jmcneill tegra_pcie_intr, sc);
153 1.1 jmcneill if (sc->sc_ih == NULL) {
154 1.1 jmcneill aprint_error_dev(self, "failed to establish interrupt %d\n",
155 1.1 jmcneill loc->loc_intr);
156 1.1 jmcneill return;
157 1.1 jmcneill }
158 1.1 jmcneill aprint_normal_dev(self, "interrupting on irq %d\n", loc->loc_intr);
159 1.1 jmcneill
160 1.10 jakllsch tegra_pcie_setup(sc);
161 1.10 jakllsch
162 1.1 jmcneill tegra_pcie_init(&sc->sc_pc, sc);
163 1.1 jmcneill
164 1.10 jakllsch ioext = extent_create("pciio", TEGRA_PCIE_IO_BASE,
165 1.10 jakllsch TEGRA_PCIE_IO_BASE + TEGRA_PCIE_IO_SIZE - 1,
166 1.10 jakllsch NULL, 0, EX_NOWAIT);
167 1.1 jmcneill memext = extent_create("pcimem", TEGRA_PCIE_MEM_BASE,
168 1.1 jmcneill TEGRA_PCIE_MEM_BASE + TEGRA_PCIE_MEM_SIZE - 1,
169 1.1 jmcneill NULL, 0, EX_NOWAIT);
170 1.1 jmcneill pmemext = extent_create("pcipmem", TEGRA_PCIE_PMEM_BASE,
171 1.1 jmcneill TEGRA_PCIE_PMEM_BASE + TEGRA_PCIE_PMEM_SIZE - 1,
172 1.1 jmcneill NULL, 0, EX_NOWAIT);
173 1.1 jmcneill
174 1.10 jakllsch error = pci_configure_bus(&sc->sc_pc, ioext, memext, pmemext, 0,
175 1.1 jmcneill arm_dcache_align);
176 1.1 jmcneill
177 1.10 jakllsch extent_destroy(ioext);
178 1.1 jmcneill extent_destroy(memext);
179 1.1 jmcneill extent_destroy(pmemext);
180 1.1 jmcneill
181 1.1 jmcneill if (error) {
182 1.1 jmcneill aprint_error_dev(self, "configuration failed (%d)\n",
183 1.1 jmcneill error);
184 1.1 jmcneill return;
185 1.1 jmcneill }
186 1.1 jmcneill
187 1.1 jmcneill tegra_pcie_enable(sc);
188 1.1 jmcneill
189 1.1 jmcneill memset(&pba, 0, sizeof(pba));
190 1.1 jmcneill pba.pba_flags = PCI_FLAGS_MRL_OKAY |
191 1.1 jmcneill PCI_FLAGS_MRM_OKAY |
192 1.1 jmcneill PCI_FLAGS_MWI_OKAY |
193 1.10 jakllsch PCI_FLAGS_MEM_OKAY |
194 1.10 jakllsch PCI_FLAGS_IO_OKAY;
195 1.10 jakllsch pba.pba_iot = sc->sc_bst;
196 1.1 jmcneill pba.pba_memt = sc->sc_bst;
197 1.1 jmcneill pba.pba_dmat = sc->sc_dmat;
198 1.1 jmcneill pba.pba_pc = &sc->sc_pc;
199 1.1 jmcneill pba.pba_bus = 0;
200 1.1 jmcneill
201 1.1 jmcneill config_found_ia(self, "pcibus", &pba, pcibusprint);
202 1.1 jmcneill }
203 1.1 jmcneill
204 1.1 jmcneill static int
205 1.4 jmcneill tegra_pcie_legacy_intr(struct tegra_pcie_softc *sc)
206 1.1 jmcneill {
207 1.4 jmcneill const uint32_t msg = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
208 1.4 jmcneill AFI_MSG_REG);
209 1.1 jmcneill struct tegra_pcie_ih *pcie_ih;
210 1.4 jmcneill int rv = 0;
211 1.1 jmcneill
212 1.4 jmcneill if (msg & (AFI_MSG_INT0|AFI_MSG_INT1)) {
213 1.1 jmcneill mutex_enter(&sc->sc_lock);
214 1.1 jmcneill const u_int lastgen = sc->sc_intrgen;
215 1.1 jmcneill TAILQ_FOREACH(pcie_ih, &sc->sc_intrs, ih_entry) {
216 1.1 jmcneill int (*callback)(void *) = pcie_ih->ih_callback;
217 1.1 jmcneill void *arg = pcie_ih->ih_arg;
218 1.1 jmcneill mutex_exit(&sc->sc_lock);
219 1.4 jmcneill rv += callback(arg);
220 1.1 jmcneill mutex_enter(&sc->sc_lock);
221 1.1 jmcneill if (lastgen != sc->sc_intrgen)
222 1.1 jmcneill break;
223 1.1 jmcneill }
224 1.1 jmcneill mutex_exit(&sc->sc_lock);
225 1.4 jmcneill } else if (msg & (AFI_MSG_PM_PME0|AFI_MSG_PM_PME1)) {
226 1.4 jmcneill device_printf(sc->sc_dev, "PM PME message; AFI_MSG=%08x\n",
227 1.4 jmcneill msg);
228 1.4 jmcneill } else {
229 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_MSG_REG, msg);
230 1.4 jmcneill rv = 1;
231 1.4 jmcneill }
232 1.4 jmcneill
233 1.4 jmcneill return rv;
234 1.4 jmcneill }
235 1.4 jmcneill
236 1.4 jmcneill static int
237 1.4 jmcneill tegra_pcie_intr(void *priv)
238 1.4 jmcneill {
239 1.4 jmcneill struct tegra_pcie_softc *sc = priv;
240 1.11 jakllsch int rv;
241 1.4 jmcneill
242 1.4 jmcneill const uint32_t code = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
243 1.4 jmcneill AFI_INTR_CODE_REG);
244 1.4 jmcneill const uint32_t sig = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
245 1.4 jmcneill AFI_INTR_SIGNATURE_REG);
246 1.4 jmcneill
247 1.4 jmcneill switch (__SHIFTOUT(code, AFI_INTR_CODE_INT_CODE)) {
248 1.4 jmcneill case AFI_INTR_CODE_SM_MSG:
249 1.11 jakllsch rv = tegra_pcie_legacy_intr(sc);
250 1.11 jakllsch break;
251 1.1 jmcneill default:
252 1.1 jmcneill device_printf(sc->sc_dev, "intr: code %#x sig %#x\n",
253 1.1 jmcneill code, sig);
254 1.11 jakllsch rv = 1;
255 1.11 jakllsch break;
256 1.1 jmcneill }
257 1.11 jakllsch
258 1.11 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_INTR_CODE_REG, 0);
259 1.11 jakllsch
260 1.11 jakllsch return rv;
261 1.1 jmcneill }
262 1.1 jmcneill
263 1.1 jmcneill static void
264 1.10 jakllsch tegra_pcie_setup(struct tegra_pcie_softc * const sc)
265 1.10 jakllsch {
266 1.10 jakllsch size_t i;
267 1.10 jakllsch
268 1.10 jakllsch /*
269 1.10 jakllsch * Map PCI address spaces into ARM address space via
270 1.10 jakllsch * HyperTransport-like "FPCI".
271 1.10 jakllsch */
272 1.10 jakllsch static const struct { uint32_t size, base, fpci; } pcie_init_table[] = {
273 1.10 jakllsch /*
274 1.10 jakllsch * === BEWARE ===
275 1.10 jakllsch *
276 1.10 jakllsch * We depend on our TEGRA_PCIE_IO window overlaping the
277 1.10 jakllsch * TEGRA_PCIE_A1 window to allow us to use the same
278 1.10 jakllsch * bus_space_tag for both PCI IO and Memory spaces.
279 1.10 jakllsch *
280 1.10 jakllsch * 0xfdfc000000-0xfdfdffffff is the FPCI/HyperTransport
281 1.10 jakllsch * mapping for 0x0000000-0x1ffffff of PCI IO space.
282 1.10 jakllsch */
283 1.10 jakllsch { TEGRA_PCIE_IO_SIZE >> 12, TEGRA_PCIE_IO_BASE,
284 1.10 jakllsch (0xfdfc000000 + TEGRA_PCIE_IO_BASE) >> 8 | 0, },
285 1.10 jakllsch
286 1.10 jakllsch /* HyperTransport Technology Type 1 Address Format */
287 1.10 jakllsch { TEGRA_PCIE_CONF_SIZE >> 12, TEGRA_PCIE_CONF_BASE,
288 1.10 jakllsch 0xfdff000000 >> 8 | 0, },
289 1.10 jakllsch
290 1.10 jakllsch /* 1:1 MMIO mapping */
291 1.10 jakllsch { TEGRA_PCIE_MEM_SIZE >> 12, TEGRA_PCIE_MEM_BASE,
292 1.10 jakllsch TEGRA_PCIE_MEM_BASE >> 8 | 1, },
293 1.10 jakllsch
294 1.10 jakllsch /* Extended HyperTransport Technology Type 1 Address Format */
295 1.10 jakllsch { TEGRA_PCIE_EXTC_SIZE >> 12, TEGRA_PCIE_EXTC_BASE,
296 1.10 jakllsch 0xfe10000000 >> 8 | 0, },
297 1.10 jakllsch
298 1.10 jakllsch /* 1:1 prefetchable MMIO mapping */
299 1.10 jakllsch { TEGRA_PCIE_PMEM_SIZE >> 12, TEGRA_PCIE_PMEM_BASE,
300 1.10 jakllsch TEGRA_PCIE_PMEM_BASE >> 8 | 1, },
301 1.10 jakllsch };
302 1.10 jakllsch
303 1.10 jakllsch for (i = 0; i < AFI_AXI_NBAR; i++) {
304 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
305 1.10 jakllsch AFI_AXI_BARi_SZ(i), 0);
306 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
307 1.10 jakllsch AFI_AXI_BARi_START(i), 0);
308 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
309 1.10 jakllsch AFI_FPCI_BARi(i), 0);
310 1.10 jakllsch }
311 1.10 jakllsch
312 1.10 jakllsch for (i = 0; i < __arraycount(pcie_init_table); i++) {
313 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
314 1.10 jakllsch AFI_AXI_BARi_START(i), pcie_init_table[i].base);
315 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
316 1.10 jakllsch AFI_FPCI_BARi(i), pcie_init_table[i].fpci);
317 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
318 1.10 jakllsch AFI_AXI_BARi_SZ(i), pcie_init_table[i].size);
319 1.10 jakllsch }
320 1.10 jakllsch }
321 1.10 jakllsch
322 1.10 jakllsch static void
323 1.1 jmcneill tegra_pcie_enable(struct tegra_pcie_softc *sc)
324 1.1 jmcneill {
325 1.4 jmcneill /* disable MSI */
326 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
327 1.4 jmcneill AFI_MSI_BAR_SZ_REG, 0);
328 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
329 1.4 jmcneill AFI_MSI_FPCI_BAR_ST_REG, 0);
330 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
331 1.4 jmcneill AFI_MSI_AXI_BAR_ST_REG, 0);
332 1.4 jmcneill
333 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
334 1.1 jmcneill AFI_SM_INTR_ENABLE_REG, 0xffffffff);
335 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
336 1.1 jmcneill AFI_AFI_INTR_ENABLE_REG, 0);
337 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_INTR_CODE_REG, 0);
338 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
339 1.1 jmcneill AFI_INTR_MASK_REG, AFI_INTR_MASK_INT);
340 1.1 jmcneill }
341 1.1 jmcneill
342 1.1 jmcneill void
343 1.1 jmcneill tegra_pcie_init(pci_chipset_tag_t pc, void *priv)
344 1.1 jmcneill {
345 1.1 jmcneill pc->pc_conf_v = priv;
346 1.1 jmcneill pc->pc_attach_hook = tegra_pcie_attach_hook;
347 1.1 jmcneill pc->pc_bus_maxdevs = tegra_pcie_bus_maxdevs;
348 1.1 jmcneill pc->pc_make_tag = tegra_pcie_make_tag;
349 1.1 jmcneill pc->pc_decompose_tag = tegra_pcie_decompose_tag;
350 1.1 jmcneill pc->pc_conf_read = tegra_pcie_conf_read;
351 1.1 jmcneill pc->pc_conf_write = tegra_pcie_conf_write;
352 1.1 jmcneill pc->pc_conf_hook = tegra_pcie_conf_hook;
353 1.1 jmcneill pc->pc_conf_interrupt = tegra_pcie_conf_interrupt;
354 1.1 jmcneill
355 1.1 jmcneill pc->pc_intr_v = priv;
356 1.1 jmcneill pc->pc_intr_map = tegra_pcie_intr_map;
357 1.1 jmcneill pc->pc_intr_string = tegra_pcie_intr_string;
358 1.1 jmcneill pc->pc_intr_evcnt = tegra_pcie_intr_evcnt;
359 1.1 jmcneill pc->pc_intr_establish = tegra_pcie_intr_establish;
360 1.1 jmcneill pc->pc_intr_disestablish = tegra_pcie_intr_disestablish;
361 1.1 jmcneill }
362 1.1 jmcneill
363 1.1 jmcneill static void
364 1.1 jmcneill tegra_pcie_attach_hook(device_t parent, device_t self,
365 1.1 jmcneill struct pcibus_attach_args *pba)
366 1.1 jmcneill {
367 1.1 jmcneill }
368 1.1 jmcneill
369 1.1 jmcneill static int
370 1.1 jmcneill tegra_pcie_bus_maxdevs(void *v, int busno)
371 1.1 jmcneill {
372 1.1 jmcneill return busno == 0 ? 2 : 32;
373 1.1 jmcneill }
374 1.1 jmcneill
375 1.1 jmcneill static pcitag_t
376 1.1 jmcneill tegra_pcie_make_tag(void *v, int b, int d, int f)
377 1.1 jmcneill {
378 1.1 jmcneill return (b << 16) | (d << 11) | (f << 8);
379 1.1 jmcneill }
380 1.1 jmcneill
381 1.1 jmcneill static void
382 1.1 jmcneill tegra_pcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
383 1.1 jmcneill {
384 1.1 jmcneill if (bp)
385 1.1 jmcneill *bp = (tag >> 16) & 0xff;
386 1.1 jmcneill if (dp)
387 1.1 jmcneill *dp = (tag >> 11) & 0x1f;
388 1.1 jmcneill if (fp)
389 1.1 jmcneill *fp = (tag >> 8) & 0x7;
390 1.1 jmcneill }
391 1.1 jmcneill
392 1.1 jmcneill static pcireg_t
393 1.1 jmcneill tegra_pcie_conf_read(void *v, pcitag_t tag, int offset)
394 1.1 jmcneill {
395 1.1 jmcneill struct tegra_pcie_softc *sc = v;
396 1.1 jmcneill bus_space_handle_t bsh;
397 1.1 jmcneill int b, d, f;
398 1.1 jmcneill u_int reg;
399 1.1 jmcneill
400 1.3 msaitoh if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
401 1.3 msaitoh return (pcireg_t) -1;
402 1.3 msaitoh
403 1.1 jmcneill tegra_pcie_decompose_tag(v, tag, &b, &d, &f);
404 1.1 jmcneill
405 1.1 jmcneill if (b == 0) {
406 1.6 jakllsch if (d >= 2 || f != 0)
407 1.6 jakllsch return (pcireg_t) -1;
408 1.1 jmcneill reg = d * 0x1000 + offset;
409 1.9 jakllsch bsh = sc->sc_bsh_rpconf;
410 1.1 jmcneill } else {
411 1.7 jakllsch if ((unsigned int)offset >= PCI_CONF_SIZE)
412 1.7 jakllsch return (pcireg_t) -1;
413 1.1 jmcneill reg = tag | offset;
414 1.9 jakllsch bsh = sc->sc_bsh_conf;
415 1.1 jmcneill }
416 1.1 jmcneill
417 1.1 jmcneill return bus_space_read_4(sc->sc_bst, bsh, reg);
418 1.1 jmcneill }
419 1.1 jmcneill
420 1.1 jmcneill static void
421 1.1 jmcneill tegra_pcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
422 1.1 jmcneill {
423 1.1 jmcneill struct tegra_pcie_softc *sc = v;
424 1.1 jmcneill bus_space_handle_t bsh;
425 1.1 jmcneill int b, d, f;
426 1.1 jmcneill u_int reg;
427 1.1 jmcneill
428 1.3 msaitoh if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
429 1.3 msaitoh return;
430 1.3 msaitoh
431 1.1 jmcneill tegra_pcie_decompose_tag(v, tag, &b, &d, &f);
432 1.1 jmcneill
433 1.1 jmcneill if (b == 0) {
434 1.6 jakllsch if (d >= 2 || f != 0)
435 1.6 jakllsch return;
436 1.1 jmcneill reg = d * 0x1000 + offset;
437 1.9 jakllsch bsh = sc->sc_bsh_rpconf;
438 1.1 jmcneill } else {
439 1.7 jakllsch if ((unsigned int)offset >= PCI_CONF_SIZE)
440 1.7 jakllsch return;
441 1.1 jmcneill reg = tag | offset;
442 1.9 jakllsch bsh = sc->sc_bsh_conf;
443 1.1 jmcneill }
444 1.1 jmcneill
445 1.1 jmcneill bus_space_write_4(sc->sc_bst, bsh, reg, val);
446 1.1 jmcneill }
447 1.1 jmcneill
448 1.1 jmcneill static int
449 1.1 jmcneill tegra_pcie_conf_hook(void *v, int b, int d, int f, pcireg_t id)
450 1.1 jmcneill {
451 1.10 jakllsch return PCI_CONF_ALL;
452 1.1 jmcneill }
453 1.1 jmcneill
454 1.1 jmcneill static void
455 1.1 jmcneill tegra_pcie_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz,
456 1.1 jmcneill int *ilinep)
457 1.1 jmcneill {
458 1.8 jakllsch const struct tegra_pcie_softc * const sc = v;
459 1.8 jakllsch
460 1.8 jakllsch *ilinep = sc->sc_intr & PCI_INTERRUPT_LINE_MASK;
461 1.1 jmcneill }
462 1.1 jmcneill
463 1.1 jmcneill static int
464 1.1 jmcneill tegra_pcie_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ih)
465 1.1 jmcneill {
466 1.1 jmcneill if (pa->pa_intrpin == 0)
467 1.1 jmcneill return EINVAL;
468 1.1 jmcneill *ih = pa->pa_intrpin;
469 1.1 jmcneill return 0;
470 1.1 jmcneill }
471 1.5 jakllsch
472 1.1 jmcneill static const char *
473 1.1 jmcneill tegra_pcie_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
474 1.1 jmcneill {
475 1.1 jmcneill struct tegra_pcie_softc *sc = v;
476 1.1 jmcneill
477 1.1 jmcneill if (ih == PCI_INTERRUPT_PIN_NONE)
478 1.1 jmcneill return NULL;
479 1.1 jmcneill
480 1.1 jmcneill snprintf(buf, len, "irq %d", sc->sc_intr);
481 1.1 jmcneill return buf;
482 1.1 jmcneill }
483 1.1 jmcneill
484 1.1 jmcneill const struct evcnt *
485 1.1 jmcneill tegra_pcie_intr_evcnt(void *v, pci_intr_handle_t ih)
486 1.1 jmcneill {
487 1.1 jmcneill return NULL;
488 1.1 jmcneill }
489 1.1 jmcneill
490 1.1 jmcneill static void *
491 1.1 jmcneill tegra_pcie_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
492 1.1 jmcneill int (*callback)(void *), void *arg)
493 1.1 jmcneill {
494 1.1 jmcneill struct tegra_pcie_softc *sc = v;
495 1.1 jmcneill struct tegra_pcie_ih *pcie_ih;
496 1.1 jmcneill
497 1.1 jmcneill if (ih == 0)
498 1.1 jmcneill return NULL;
499 1.1 jmcneill
500 1.1 jmcneill pcie_ih = kmem_alloc(sizeof(*pcie_ih), KM_SLEEP);
501 1.1 jmcneill pcie_ih->ih_callback = callback;
502 1.1 jmcneill pcie_ih->ih_arg = arg;
503 1.1 jmcneill pcie_ih->ih_ipl = ipl;
504 1.1 jmcneill
505 1.1 jmcneill mutex_enter(&sc->sc_lock);
506 1.1 jmcneill TAILQ_INSERT_TAIL(&sc->sc_intrs, pcie_ih, ih_entry);
507 1.1 jmcneill sc->sc_intrgen++;
508 1.1 jmcneill mutex_exit(&sc->sc_lock);
509 1.1 jmcneill
510 1.1 jmcneill return pcie_ih;
511 1.1 jmcneill }
512 1.1 jmcneill
513 1.1 jmcneill static void
514 1.1 jmcneill tegra_pcie_intr_disestablish(void *v, void *vih)
515 1.1 jmcneill {
516 1.1 jmcneill struct tegra_pcie_softc *sc = v;
517 1.1 jmcneill struct tegra_pcie_ih *pcie_ih = vih;
518 1.1 jmcneill
519 1.1 jmcneill mutex_enter(&sc->sc_lock);
520 1.1 jmcneill TAILQ_REMOVE(&sc->sc_intrs, pcie_ih, ih_entry);
521 1.1 jmcneill mutex_exit(&sc->sc_lock);
522 1.1 jmcneill
523 1.1 jmcneill kmem_free(pcie_ih, sizeof(*pcie_ih));
524 1.1 jmcneill }
525