tegra_pcie.c revision 1.24 1 1.24 ryo /* $NetBSD: tegra_pcie.c,v 1.24 2018/04/01 04:35:04 ryo Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.24 ryo __KERNEL_RCSID(0, "$NetBSD: tegra_pcie.c,v 1.24 2018/04/01 04:35:04 ryo Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill #include <sys/extent.h>
39 1.1 jmcneill #include <sys/queue.h>
40 1.1 jmcneill #include <sys/mutex.h>
41 1.1 jmcneill #include <sys/kmem.h>
42 1.1 jmcneill
43 1.24 ryo #include <machine/cpu.h>
44 1.24 ryo
45 1.1 jmcneill #include <arm/cpufunc.h>
46 1.1 jmcneill
47 1.1 jmcneill #include <dev/pci/pcireg.h>
48 1.1 jmcneill #include <dev/pci/pcivar.h>
49 1.1 jmcneill #include <dev/pci/pciconf.h>
50 1.1 jmcneill
51 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
52 1.1 jmcneill #include <arm/nvidia/tegra_pciereg.h>
53 1.21 jmcneill #include <arm/nvidia/tegra_pmcreg.h>
54 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
55 1.1 jmcneill
56 1.14 jmcneill #include <dev/fdt/fdtvar.h>
57 1.14 jmcneill
58 1.17 jmcneill /* Interrupt handle flags */
59 1.17 jmcneill #define IH_MPSAFE 0x80000000
60 1.17 jmcneill
61 1.1 jmcneill static int tegra_pcie_match(device_t, cfdata_t, void *);
62 1.1 jmcneill static void tegra_pcie_attach(device_t, device_t, void *);
63 1.1 jmcneill
64 1.12 jakllsch #define TEGRA_PCIE_NBUS 256
65 1.12 jakllsch #define TEGRA_PCIE_ECFB (1<<(12 - 8)) /* extended conf frags per bus */
66 1.12 jakllsch
67 1.1 jmcneill struct tegra_pcie_ih {
68 1.1 jmcneill int (*ih_callback)(void *);
69 1.1 jmcneill void *ih_arg;
70 1.1 jmcneill int ih_ipl;
71 1.16 jmcneill int ih_mpsafe;
72 1.1 jmcneill TAILQ_ENTRY(tegra_pcie_ih) ih_entry;
73 1.1 jmcneill };
74 1.1 jmcneill
75 1.1 jmcneill struct tegra_pcie_softc {
76 1.1 jmcneill device_t sc_dev;
77 1.1 jmcneill bus_dma_tag_t sc_dmat;
78 1.1 jmcneill bus_space_tag_t sc_bst;
79 1.1 jmcneill bus_space_handle_t sc_bsh_afi;
80 1.21 jmcneill bus_space_handle_t sc_bsh_pads;
81 1.9 jakllsch bus_space_handle_t sc_bsh_rpconf;
82 1.14 jmcneill int sc_phandle;
83 1.1 jmcneill
84 1.1 jmcneill struct arm32_pci_chipset sc_pc;
85 1.1 jmcneill
86 1.1 jmcneill void *sc_ih;
87 1.1 jmcneill
88 1.1 jmcneill kmutex_t sc_lock;
89 1.1 jmcneill
90 1.1 jmcneill TAILQ_HEAD(, tegra_pcie_ih) sc_intrs;
91 1.1 jmcneill u_int sc_intrgen;
92 1.12 jakllsch
93 1.12 jakllsch bus_space_handle_t sc_bsh_extc[TEGRA_PCIE_NBUS-1][TEGRA_PCIE_ECFB];
94 1.1 jmcneill };
95 1.1 jmcneill
96 1.1 jmcneill static int tegra_pcie_intr(void *);
97 1.1 jmcneill static void tegra_pcie_init(pci_chipset_tag_t, void *);
98 1.1 jmcneill static void tegra_pcie_enable(struct tegra_pcie_softc *);
99 1.21 jmcneill static void tegra_pcie_enable_ports(struct tegra_pcie_softc *);
100 1.20 jmcneill static void tegra_pcie_enable_clocks(struct tegra_pcie_softc *);
101 1.10 jakllsch static void tegra_pcie_setup(struct tegra_pcie_softc * const);
102 1.12 jakllsch static void tegra_pcie_conf_frag_map(struct tegra_pcie_softc * const,
103 1.12 jakllsch uint, uint);
104 1.12 jakllsch static void tegra_pcie_conf_map_bus(struct tegra_pcie_softc * const, uint);
105 1.12 jakllsch static void tegra_pcie_conf_map_buses(struct tegra_pcie_softc * const);
106 1.1 jmcneill
107 1.1 jmcneill static void tegra_pcie_attach_hook(device_t, device_t,
108 1.1 jmcneill struct pcibus_attach_args *);
109 1.1 jmcneill static int tegra_pcie_bus_maxdevs(void *, int);
110 1.1 jmcneill static pcitag_t tegra_pcie_make_tag(void *, int, int, int);
111 1.1 jmcneill static void tegra_pcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
112 1.1 jmcneill static pcireg_t tegra_pcie_conf_read(void *, pcitag_t, int);
113 1.1 jmcneill static void tegra_pcie_conf_write(void *, pcitag_t, int, pcireg_t);
114 1.1 jmcneill static int tegra_pcie_conf_hook(void *, int, int, int, pcireg_t);
115 1.1 jmcneill static void tegra_pcie_conf_interrupt(void *, int, int, int, int, int *);
116 1.1 jmcneill
117 1.1 jmcneill static int tegra_pcie_intr_map(const struct pci_attach_args *,
118 1.1 jmcneill pci_intr_handle_t *);
119 1.1 jmcneill static const char *tegra_pcie_intr_string(void *, pci_intr_handle_t,
120 1.1 jmcneill char *, size_t);
121 1.1 jmcneill const struct evcnt *tegra_pcie_intr_evcnt(void *, pci_intr_handle_t);
122 1.16 jmcneill static int tegra_pcie_intr_setattr(void *, pci_intr_handle_t *, int,
123 1.16 jmcneill uint64_t);
124 1.1 jmcneill static void * tegra_pcie_intr_establish(void *, pci_intr_handle_t,
125 1.1 jmcneill int, int (*)(void *), void *);
126 1.1 jmcneill static void tegra_pcie_intr_disestablish(void *, void *);
127 1.1 jmcneill
128 1.1 jmcneill CFATTACH_DECL_NEW(tegra_pcie, sizeof(struct tegra_pcie_softc),
129 1.1 jmcneill tegra_pcie_match, tegra_pcie_attach, NULL, NULL);
130 1.1 jmcneill
131 1.1 jmcneill static int
132 1.1 jmcneill tegra_pcie_match(device_t parent, cfdata_t cf, void *aux)
133 1.1 jmcneill {
134 1.18 jmcneill const char * const compatible[] = {
135 1.18 jmcneill "nvidia,tegra210-pcie",
136 1.18 jmcneill "nvidia,tegra124-pcie",
137 1.18 jmcneill NULL
138 1.18 jmcneill };
139 1.14 jmcneill struct fdt_attach_args * const faa = aux;
140 1.14 jmcneill
141 1.14 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
142 1.1 jmcneill }
143 1.1 jmcneill
144 1.1 jmcneill static void
145 1.1 jmcneill tegra_pcie_attach(device_t parent, device_t self, void *aux)
146 1.1 jmcneill {
147 1.1 jmcneill struct tegra_pcie_softc * const sc = device_private(self);
148 1.14 jmcneill struct fdt_attach_args * const faa = aux;
149 1.10 jakllsch struct extent *ioext, *memext, *pmemext;
150 1.1 jmcneill struct pcibus_attach_args pba;
151 1.21 jmcneill bus_addr_t afi_addr, cs_addr, pads_addr;
152 1.21 jmcneill bus_size_t afi_size, cs_size, pads_size;
153 1.14 jmcneill char intrstr[128];
154 1.1 jmcneill int error;
155 1.1 jmcneill
156 1.21 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "afi", &afi_addr, &afi_size) != 0) {
157 1.14 jmcneill aprint_error(": couldn't get afi registers\n");
158 1.14 jmcneill return;
159 1.14 jmcneill }
160 1.21 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "pads", &pads_addr, &pads_size) != 0) {
161 1.21 jmcneill aprint_error(": couldn't get pads registers\n");
162 1.21 jmcneill return;
163 1.21 jmcneill }
164 1.14 jmcneill #if notyet
165 1.14 jmcneill if (fdtbus_get_reg(faa->faa_phandle, 2, &cs_addr, &cs_size) != 0) {
166 1.14 jmcneill aprint_error(": couldn't get cs registers\n");
167 1.14 jmcneill return;
168 1.14 jmcneill }
169 1.14 jmcneill #else
170 1.14 jmcneill cs_addr = TEGRA_PCIE_RPCONF_BASE;
171 1.14 jmcneill cs_size = TEGRA_PCIE_RPCONF_SIZE;
172 1.14 jmcneill #endif
173 1.14 jmcneill
174 1.1 jmcneill sc->sc_dev = self;
175 1.14 jmcneill sc->sc_dmat = faa->faa_dmat;
176 1.14 jmcneill sc->sc_bst = faa->faa_bst;
177 1.14 jmcneill sc->sc_phandle = faa->faa_phandle;
178 1.14 jmcneill error = bus_space_map(sc->sc_bst, afi_addr, afi_size, 0,
179 1.14 jmcneill &sc->sc_bsh_afi);
180 1.14 jmcneill if (error) {
181 1.14 jmcneill aprint_error(": couldn't map afi registers: %d\n", error);
182 1.14 jmcneill return;
183 1.14 jmcneill }
184 1.21 jmcneill error = bus_space_map(sc->sc_bst, pads_addr, pads_size, 0,
185 1.21 jmcneill &sc->sc_bsh_pads);
186 1.21 jmcneill if (error) {
187 1.21 jmcneill aprint_error(": couldn't map afi registers: %d\n", error);
188 1.21 jmcneill return;
189 1.21 jmcneill }
190 1.14 jmcneill error = bus_space_map(sc->sc_bst, cs_addr, cs_size, 0,
191 1.14 jmcneill &sc->sc_bsh_rpconf);
192 1.14 jmcneill if (error) {
193 1.14 jmcneill aprint_error(": couldn't map cs registers: %d\n", error);
194 1.14 jmcneill return;
195 1.14 jmcneill }
196 1.14 jmcneill
197 1.12 jakllsch tegra_pcie_conf_map_buses(sc);
198 1.1 jmcneill
199 1.1 jmcneill TAILQ_INIT(&sc->sc_intrs);
200 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
201 1.1 jmcneill
202 1.1 jmcneill aprint_naive("\n");
203 1.1 jmcneill aprint_normal(": PCIE\n");
204 1.1 jmcneill
205 1.21 jmcneill tegra_pmc_power(PMC_PARTID_PCX, true);
206 1.21 jmcneill tegra_pmc_remove_clamping(PMC_PARTID_PCX);
207 1.21 jmcneill
208 1.20 jmcneill tegra_pcie_enable_clocks(sc);
209 1.20 jmcneill
210 1.14 jmcneill if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
211 1.14 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
212 1.14 jmcneill return;
213 1.14 jmcneill }
214 1.14 jmcneill
215 1.16 jmcneill sc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_VM,
216 1.16 jmcneill FDT_INTR_MPSAFE, tegra_pcie_intr, sc);
217 1.1 jmcneill if (sc->sc_ih == NULL) {
218 1.14 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n",
219 1.14 jmcneill intrstr);
220 1.1 jmcneill return;
221 1.1 jmcneill }
222 1.14 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
223 1.1 jmcneill
224 1.10 jakllsch tegra_pcie_setup(sc);
225 1.10 jakllsch
226 1.1 jmcneill tegra_pcie_init(&sc->sc_pc, sc);
227 1.1 jmcneill
228 1.10 jakllsch ioext = extent_create("pciio", TEGRA_PCIE_IO_BASE,
229 1.10 jakllsch TEGRA_PCIE_IO_BASE + TEGRA_PCIE_IO_SIZE - 1,
230 1.10 jakllsch NULL, 0, EX_NOWAIT);
231 1.1 jmcneill memext = extent_create("pcimem", TEGRA_PCIE_MEM_BASE,
232 1.1 jmcneill TEGRA_PCIE_MEM_BASE + TEGRA_PCIE_MEM_SIZE - 1,
233 1.1 jmcneill NULL, 0, EX_NOWAIT);
234 1.1 jmcneill pmemext = extent_create("pcipmem", TEGRA_PCIE_PMEM_BASE,
235 1.1 jmcneill TEGRA_PCIE_PMEM_BASE + TEGRA_PCIE_PMEM_SIZE - 1,
236 1.1 jmcneill NULL, 0, EX_NOWAIT);
237 1.1 jmcneill
238 1.10 jakllsch error = pci_configure_bus(&sc->sc_pc, ioext, memext, pmemext, 0,
239 1.1 jmcneill arm_dcache_align);
240 1.1 jmcneill
241 1.10 jakllsch extent_destroy(ioext);
242 1.1 jmcneill extent_destroy(memext);
243 1.1 jmcneill extent_destroy(pmemext);
244 1.1 jmcneill
245 1.1 jmcneill if (error) {
246 1.1 jmcneill aprint_error_dev(self, "configuration failed (%d)\n",
247 1.1 jmcneill error);
248 1.1 jmcneill return;
249 1.1 jmcneill }
250 1.1 jmcneill
251 1.1 jmcneill tegra_pcie_enable(sc);
252 1.1 jmcneill
253 1.21 jmcneill tegra_pcie_enable_ports(sc);
254 1.21 jmcneill
255 1.1 jmcneill memset(&pba, 0, sizeof(pba));
256 1.1 jmcneill pba.pba_flags = PCI_FLAGS_MRL_OKAY |
257 1.1 jmcneill PCI_FLAGS_MRM_OKAY |
258 1.1 jmcneill PCI_FLAGS_MWI_OKAY |
259 1.10 jakllsch PCI_FLAGS_MEM_OKAY |
260 1.10 jakllsch PCI_FLAGS_IO_OKAY;
261 1.10 jakllsch pba.pba_iot = sc->sc_bst;
262 1.1 jmcneill pba.pba_memt = sc->sc_bst;
263 1.1 jmcneill pba.pba_dmat = sc->sc_dmat;
264 1.1 jmcneill pba.pba_pc = &sc->sc_pc;
265 1.1 jmcneill pba.pba_bus = 0;
266 1.1 jmcneill
267 1.1 jmcneill config_found_ia(self, "pcibus", &pba, pcibusprint);
268 1.1 jmcneill }
269 1.1 jmcneill
270 1.1 jmcneill static int
271 1.4 jmcneill tegra_pcie_legacy_intr(struct tegra_pcie_softc *sc)
272 1.1 jmcneill {
273 1.4 jmcneill const uint32_t msg = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
274 1.4 jmcneill AFI_MSG_REG);
275 1.1 jmcneill struct tegra_pcie_ih *pcie_ih;
276 1.4 jmcneill int rv = 0;
277 1.1 jmcneill
278 1.4 jmcneill if (msg & (AFI_MSG_INT0|AFI_MSG_INT1)) {
279 1.1 jmcneill mutex_enter(&sc->sc_lock);
280 1.1 jmcneill const u_int lastgen = sc->sc_intrgen;
281 1.1 jmcneill TAILQ_FOREACH(pcie_ih, &sc->sc_intrs, ih_entry) {
282 1.1 jmcneill int (*callback)(void *) = pcie_ih->ih_callback;
283 1.1 jmcneill void *arg = pcie_ih->ih_arg;
284 1.16 jmcneill const int mpsafe = pcie_ih->ih_mpsafe;
285 1.1 jmcneill mutex_exit(&sc->sc_lock);
286 1.16 jmcneill
287 1.16 jmcneill if (!mpsafe)
288 1.16 jmcneill KERNEL_LOCK(1, curlwp);
289 1.4 jmcneill rv += callback(arg);
290 1.16 jmcneill if (!mpsafe)
291 1.16 jmcneill KERNEL_UNLOCK_ONE(curlwp);
292 1.16 jmcneill
293 1.1 jmcneill mutex_enter(&sc->sc_lock);
294 1.1 jmcneill if (lastgen != sc->sc_intrgen)
295 1.1 jmcneill break;
296 1.1 jmcneill }
297 1.1 jmcneill mutex_exit(&sc->sc_lock);
298 1.4 jmcneill } else if (msg & (AFI_MSG_PM_PME0|AFI_MSG_PM_PME1)) {
299 1.4 jmcneill device_printf(sc->sc_dev, "PM PME message; AFI_MSG=%08x\n",
300 1.4 jmcneill msg);
301 1.4 jmcneill } else {
302 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_MSG_REG, msg);
303 1.4 jmcneill rv = 1;
304 1.4 jmcneill }
305 1.4 jmcneill
306 1.4 jmcneill return rv;
307 1.4 jmcneill }
308 1.4 jmcneill
309 1.4 jmcneill static int
310 1.4 jmcneill tegra_pcie_intr(void *priv)
311 1.4 jmcneill {
312 1.4 jmcneill struct tegra_pcie_softc *sc = priv;
313 1.11 jakllsch int rv;
314 1.4 jmcneill
315 1.4 jmcneill const uint32_t code = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
316 1.4 jmcneill AFI_INTR_CODE_REG);
317 1.4 jmcneill const uint32_t sig = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
318 1.4 jmcneill AFI_INTR_SIGNATURE_REG);
319 1.4 jmcneill
320 1.4 jmcneill switch (__SHIFTOUT(code, AFI_INTR_CODE_INT_CODE)) {
321 1.4 jmcneill case AFI_INTR_CODE_SM_MSG:
322 1.11 jakllsch rv = tegra_pcie_legacy_intr(sc);
323 1.11 jakllsch break;
324 1.1 jmcneill default:
325 1.1 jmcneill device_printf(sc->sc_dev, "intr: code %#x sig %#x\n",
326 1.1 jmcneill code, sig);
327 1.11 jakllsch rv = 1;
328 1.11 jakllsch break;
329 1.1 jmcneill }
330 1.11 jakllsch
331 1.11 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_INTR_CODE_REG, 0);
332 1.11 jakllsch
333 1.11 jakllsch return rv;
334 1.1 jmcneill }
335 1.1 jmcneill
336 1.1 jmcneill static void
337 1.20 jmcneill tegra_pcie_enable_clocks(struct tegra_pcie_softc * const sc)
338 1.20 jmcneill {
339 1.20 jmcneill const char *clock_names[] = { "pex", "afi", "pll_e", "cml" };
340 1.20 jmcneill const char *reset_names[] = { "pex", "afi", "pcie_x" };
341 1.20 jmcneill struct fdtbus_reset *rst;
342 1.20 jmcneill struct clk *clk;
343 1.20 jmcneill int n;
344 1.20 jmcneill
345 1.20 jmcneill for (n = 0; n < __arraycount(clock_names); n++) {
346 1.20 jmcneill clk = fdtbus_clock_get(sc->sc_phandle, clock_names[n]);
347 1.20 jmcneill if (clk == NULL || clk_enable(clk) != 0)
348 1.20 jmcneill aprint_error_dev(sc->sc_dev, "couldn't enable clock %s\n",
349 1.20 jmcneill clock_names[n]);
350 1.20 jmcneill }
351 1.20 jmcneill
352 1.20 jmcneill for (n = 0; n < __arraycount(reset_names); n++) {
353 1.20 jmcneill rst = fdtbus_reset_get(sc->sc_phandle, reset_names[n]);
354 1.20 jmcneill if (rst == NULL || fdtbus_reset_deassert(rst) != 0)
355 1.20 jmcneill aprint_error_dev(sc->sc_dev, "couldn't de-assert reset %s\n",
356 1.20 jmcneill reset_names[n]);
357 1.20 jmcneill }
358 1.20 jmcneill }
359 1.20 jmcneill
360 1.23 skrll #if 0
361 1.20 jmcneill static void
362 1.21 jmcneill tegra_pcie_reset_port(struct tegra_pcie_softc * const sc, int index)
363 1.21 jmcneill {
364 1.21 jmcneill uint32_t val;
365 1.21 jmcneill
366 1.21 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index));
367 1.21 jmcneill val &= ~AFI_PEXn_CTRL_RST_L;
368 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index), val);
369 1.21 jmcneill
370 1.21 jmcneill delay(2000);
371 1.21 jmcneill
372 1.21 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index));
373 1.21 jmcneill val |= AFI_PEXn_CTRL_RST_L;
374 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index), val);
375 1.21 jmcneill }
376 1.23 skrll #endif
377 1.21 jmcneill
378 1.21 jmcneill static void
379 1.21 jmcneill tegra_pcie_enable_ports(struct tegra_pcie_softc * const sc)
380 1.21 jmcneill {
381 1.22 jmcneill struct fdtbus_phy *phy;
382 1.21 jmcneill const u_int *data;
383 1.22 jmcneill int child, len, n;
384 1.21 jmcneill uint32_t val;
385 1.21 jmcneill
386 1.21 jmcneill for (child = OF_child(sc->sc_phandle); child; child = OF_peer(child)) {
387 1.21 jmcneill if (!fdtbus_status_okay(child))
388 1.21 jmcneill continue;
389 1.22 jmcneill
390 1.22 jmcneill /* Enable PHYs */
391 1.22 jmcneill for (n = 0; (phy = fdtbus_phy_get_index(child, n)) != NULL; n++)
392 1.22 jmcneill if (fdtbus_phy_enable(phy, true) != 0)
393 1.22 jmcneill aprint_error_dev(sc->sc_dev, "couldn't enable %s phy #%d\n",
394 1.22 jmcneill fdtbus_get_string(child, "name"), n);
395 1.22 jmcneill
396 1.21 jmcneill data = fdtbus_get_prop(child, "reg", &len);
397 1.21 jmcneill if (data == NULL || len < 4)
398 1.21 jmcneill continue;
399 1.21 jmcneill const u_int index = ((be32toh(data[0]) >> 11) & 0x1f) - 1;
400 1.21 jmcneill
401 1.21 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index));
402 1.21 jmcneill val |= AFI_PEXn_CTRL_CLKREQ_EN;
403 1.21 jmcneill val |= AFI_PEXn_CTRL_REFCLK_EN;
404 1.21 jmcneill val |= AFI_PEXn_CTRL_REFCLK_OVERRIDE_EN;
405 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index), val);
406 1.21 jmcneill
407 1.23 skrll #if 0
408 1.21 jmcneill tegra_pcie_reset_port(sc, index);
409 1.23 skrll #endif
410 1.22 jmcneill
411 1.21 jmcneill }
412 1.21 jmcneill }
413 1.21 jmcneill
414 1.21 jmcneill static void
415 1.10 jakllsch tegra_pcie_setup(struct tegra_pcie_softc * const sc)
416 1.10 jakllsch {
417 1.21 jmcneill uint32_t val, cfg, lanes;
418 1.21 jmcneill int child, len;
419 1.21 jmcneill const u_int *data;
420 1.10 jakllsch size_t i;
421 1.10 jakllsch
422 1.21 jmcneill /* Enable PLLE control */
423 1.21 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PLLE_CONTROL_REG);
424 1.21 jmcneill val &= ~AFI_PLLE_CONTROL_BYPASS_PADS2PLLE_CONTROL;
425 1.21 jmcneill val |= AFI_PLLE_CONTROL_PADS2PLLE_CONTROL_EN;
426 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PLLE_CONTROL_REG, val);
427 1.21 jmcneill
428 1.21 jmcneill /* Disable PEX clock bias pad power down */
429 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXBIAS_CTRL_REG, 0);
430 1.21 jmcneill
431 1.21 jmcneill /* Configure PCIE mode and enable ports */
432 1.21 jmcneill cfg = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PCIE_CONFIG_REG);
433 1.21 jmcneill cfg |= AFI_PCIE_CONFIG_PCIECn_DISABLE_DEVICE(0);
434 1.21 jmcneill cfg |= AFI_PCIE_CONFIG_PCIECn_DISABLE_DEVICE(1);
435 1.21 jmcneill cfg &= ~AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG;
436 1.21 jmcneill
437 1.21 jmcneill lanes = 0;
438 1.21 jmcneill for (child = OF_child(sc->sc_phandle); child; child = OF_peer(child)) {
439 1.21 jmcneill if (!fdtbus_status_okay(child))
440 1.21 jmcneill continue;
441 1.21 jmcneill data = fdtbus_get_prop(child, "reg", &len);
442 1.21 jmcneill if (data == NULL || len < 4)
443 1.21 jmcneill continue;
444 1.21 jmcneill const u_int index = ((be32toh(data[0]) >> 11) & 0x1f) - 1;
445 1.21 jmcneill if (of_getprop_uint32(child, "nvidia,num-lanes", &val) != 0)
446 1.21 jmcneill continue;
447 1.21 jmcneill lanes |= (val << (index << 3));
448 1.21 jmcneill cfg &= ~AFI_PCIE_CONFIG_PCIECn_DISABLE_DEVICE(index);
449 1.21 jmcneill }
450 1.21 jmcneill
451 1.21 jmcneill switch (lanes) {
452 1.21 jmcneill case 0x0104:
453 1.21 jmcneill aprint_normal_dev(sc->sc_dev, "lane config: x4 x1\n");
454 1.21 jmcneill cfg |= __SHIFTIN(AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_4_1,
455 1.21 jmcneill AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG);
456 1.21 jmcneill break;
457 1.21 jmcneill case 0x0102:
458 1.21 jmcneill aprint_normal_dev(sc->sc_dev, "lane config: x2 x1\n");
459 1.21 jmcneill cfg |= __SHIFTIN(AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_2_1,
460 1.21 jmcneill AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG);
461 1.21 jmcneill break;
462 1.21 jmcneill }
463 1.21 jmcneill
464 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PCIE_CONFIG_REG, cfg);
465 1.21 jmcneill
466 1.21 jmcneill /* Configure refclk pad */
467 1.21 jmcneill const char * const tegra124_compat[] = { "nvidia,tegra124-pcie", NULL };
468 1.21 jmcneill if (of_match_compatible(sc->sc_phandle, tegra124_compat))
469 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_pads, PADS_REFCLK_CFG0_REG,
470 1.21 jmcneill 0x44ac44ac);
471 1.21 jmcneill const char * const tegra210_compat[] = { "nvidia,tegra210-pcie", NULL };
472 1.21 jmcneill if (of_match_compatible(sc->sc_phandle, tegra210_compat))
473 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_pads, PADS_REFCLK_CFG0_REG,
474 1.21 jmcneill 0x90b890b8);
475 1.21 jmcneill
476 1.10 jakllsch /*
477 1.10 jakllsch * Map PCI address spaces into ARM address space via
478 1.10 jakllsch * HyperTransport-like "FPCI".
479 1.10 jakllsch */
480 1.10 jakllsch static const struct { uint32_t size, base, fpci; } pcie_init_table[] = {
481 1.10 jakllsch /*
482 1.10 jakllsch * === BEWARE ===
483 1.10 jakllsch *
484 1.10 jakllsch * We depend on our TEGRA_PCIE_IO window overlaping the
485 1.10 jakllsch * TEGRA_PCIE_A1 window to allow us to use the same
486 1.10 jakllsch * bus_space_tag for both PCI IO and Memory spaces.
487 1.10 jakllsch *
488 1.10 jakllsch * 0xfdfc000000-0xfdfdffffff is the FPCI/HyperTransport
489 1.10 jakllsch * mapping for 0x0000000-0x1ffffff of PCI IO space.
490 1.10 jakllsch */
491 1.10 jakllsch { TEGRA_PCIE_IO_SIZE >> 12, TEGRA_PCIE_IO_BASE,
492 1.10 jakllsch (0xfdfc000000 + TEGRA_PCIE_IO_BASE) >> 8 | 0, },
493 1.10 jakllsch
494 1.10 jakllsch /* HyperTransport Technology Type 1 Address Format */
495 1.10 jakllsch { TEGRA_PCIE_CONF_SIZE >> 12, TEGRA_PCIE_CONF_BASE,
496 1.10 jakllsch 0xfdff000000 >> 8 | 0, },
497 1.10 jakllsch
498 1.10 jakllsch /* 1:1 MMIO mapping */
499 1.10 jakllsch { TEGRA_PCIE_MEM_SIZE >> 12, TEGRA_PCIE_MEM_BASE,
500 1.10 jakllsch TEGRA_PCIE_MEM_BASE >> 8 | 1, },
501 1.10 jakllsch
502 1.10 jakllsch /* Extended HyperTransport Technology Type 1 Address Format */
503 1.10 jakllsch { TEGRA_PCIE_EXTC_SIZE >> 12, TEGRA_PCIE_EXTC_BASE,
504 1.10 jakllsch 0xfe10000000 >> 8 | 0, },
505 1.10 jakllsch
506 1.10 jakllsch /* 1:1 prefetchable MMIO mapping */
507 1.10 jakllsch { TEGRA_PCIE_PMEM_SIZE >> 12, TEGRA_PCIE_PMEM_BASE,
508 1.10 jakllsch TEGRA_PCIE_PMEM_BASE >> 8 | 1, },
509 1.10 jakllsch };
510 1.10 jakllsch
511 1.10 jakllsch for (i = 0; i < AFI_AXI_NBAR; i++) {
512 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
513 1.10 jakllsch AFI_AXI_BARi_SZ(i), 0);
514 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
515 1.10 jakllsch AFI_AXI_BARi_START(i), 0);
516 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
517 1.10 jakllsch AFI_FPCI_BARi(i), 0);
518 1.10 jakllsch }
519 1.10 jakllsch
520 1.10 jakllsch for (i = 0; i < __arraycount(pcie_init_table); i++) {
521 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
522 1.10 jakllsch AFI_AXI_BARi_START(i), pcie_init_table[i].base);
523 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
524 1.10 jakllsch AFI_FPCI_BARi(i), pcie_init_table[i].fpci);
525 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
526 1.10 jakllsch AFI_AXI_BARi_SZ(i), pcie_init_table[i].size);
527 1.10 jakllsch }
528 1.10 jakllsch }
529 1.10 jakllsch
530 1.10 jakllsch static void
531 1.1 jmcneill tegra_pcie_enable(struct tegra_pcie_softc *sc)
532 1.1 jmcneill {
533 1.4 jmcneill /* disable MSI */
534 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
535 1.4 jmcneill AFI_MSI_BAR_SZ_REG, 0);
536 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
537 1.4 jmcneill AFI_MSI_FPCI_BAR_ST_REG, 0);
538 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
539 1.4 jmcneill AFI_MSI_AXI_BAR_ST_REG, 0);
540 1.4 jmcneill
541 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
542 1.1 jmcneill AFI_SM_INTR_ENABLE_REG, 0xffffffff);
543 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
544 1.1 jmcneill AFI_AFI_INTR_ENABLE_REG, 0);
545 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_INTR_CODE_REG, 0);
546 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
547 1.1 jmcneill AFI_INTR_MASK_REG, AFI_INTR_MASK_INT);
548 1.1 jmcneill }
549 1.1 jmcneill
550 1.12 jakllsch static void
551 1.12 jakllsch tegra_pcie_conf_frag_map(struct tegra_pcie_softc * const sc, uint bus,
552 1.12 jakllsch uint frg)
553 1.12 jakllsch {
554 1.12 jakllsch bus_addr_t a;
555 1.12 jakllsch
556 1.12 jakllsch KASSERT(bus >= 1);
557 1.12 jakllsch KASSERT(bus < TEGRA_PCIE_NBUS);
558 1.12 jakllsch KASSERT(frg < TEGRA_PCIE_ECFB);
559 1.12 jakllsch
560 1.12 jakllsch if (sc->sc_bsh_extc[bus-1][frg] != 0) {
561 1.12 jakllsch device_printf(sc->sc_dev, "bus %u fragment %#x already "
562 1.12 jakllsch "mapped\n", bus, frg);
563 1.12 jakllsch return;
564 1.12 jakllsch }
565 1.12 jakllsch
566 1.12 jakllsch a = TEGRA_PCIE_EXTC_BASE + (bus << 16) + (frg << 24);
567 1.12 jakllsch if (bus_space_map(sc->sc_bst, a, 1 << 16, 0,
568 1.12 jakllsch &sc->sc_bsh_extc[bus-1][frg]) != 0)
569 1.12 jakllsch device_printf(sc->sc_dev, "couldn't map PCIE "
570 1.12 jakllsch "configuration for bus %u fragment %#x", bus, frg);
571 1.12 jakllsch }
572 1.12 jakllsch
573 1.12 jakllsch /* map non-non-extended configuration space for full bus range */
574 1.12 jakllsch static void
575 1.12 jakllsch tegra_pcie_conf_map_bus(struct tegra_pcie_softc * const sc, uint bus)
576 1.12 jakllsch {
577 1.12 jakllsch uint i;
578 1.12 jakllsch
579 1.12 jakllsch for (i = 1; i < TEGRA_PCIE_ECFB; i++) {
580 1.12 jakllsch tegra_pcie_conf_frag_map(sc, bus, i);
581 1.12 jakllsch }
582 1.12 jakllsch }
583 1.12 jakllsch
584 1.12 jakllsch /* map non-extended configuration space for full bus range */
585 1.12 jakllsch static void
586 1.12 jakllsch tegra_pcie_conf_map_buses(struct tegra_pcie_softc * const sc)
587 1.12 jakllsch {
588 1.12 jakllsch uint b;
589 1.12 jakllsch
590 1.12 jakllsch for (b = 1; b < TEGRA_PCIE_NBUS; b++) {
591 1.12 jakllsch tegra_pcie_conf_frag_map(sc, b, 0);
592 1.12 jakllsch }
593 1.12 jakllsch }
594 1.12 jakllsch
595 1.1 jmcneill void
596 1.1 jmcneill tegra_pcie_init(pci_chipset_tag_t pc, void *priv)
597 1.1 jmcneill {
598 1.1 jmcneill pc->pc_conf_v = priv;
599 1.1 jmcneill pc->pc_attach_hook = tegra_pcie_attach_hook;
600 1.1 jmcneill pc->pc_bus_maxdevs = tegra_pcie_bus_maxdevs;
601 1.1 jmcneill pc->pc_make_tag = tegra_pcie_make_tag;
602 1.1 jmcneill pc->pc_decompose_tag = tegra_pcie_decompose_tag;
603 1.1 jmcneill pc->pc_conf_read = tegra_pcie_conf_read;
604 1.1 jmcneill pc->pc_conf_write = tegra_pcie_conf_write;
605 1.1 jmcneill pc->pc_conf_hook = tegra_pcie_conf_hook;
606 1.1 jmcneill pc->pc_conf_interrupt = tegra_pcie_conf_interrupt;
607 1.1 jmcneill
608 1.1 jmcneill pc->pc_intr_v = priv;
609 1.1 jmcneill pc->pc_intr_map = tegra_pcie_intr_map;
610 1.1 jmcneill pc->pc_intr_string = tegra_pcie_intr_string;
611 1.1 jmcneill pc->pc_intr_evcnt = tegra_pcie_intr_evcnt;
612 1.16 jmcneill pc->pc_intr_setattr = tegra_pcie_intr_setattr;
613 1.1 jmcneill pc->pc_intr_establish = tegra_pcie_intr_establish;
614 1.1 jmcneill pc->pc_intr_disestablish = tegra_pcie_intr_disestablish;
615 1.1 jmcneill }
616 1.1 jmcneill
617 1.1 jmcneill static void
618 1.1 jmcneill tegra_pcie_attach_hook(device_t parent, device_t self,
619 1.1 jmcneill struct pcibus_attach_args *pba)
620 1.1 jmcneill {
621 1.12 jakllsch const pci_chipset_tag_t pc = pba->pba_pc;
622 1.12 jakllsch struct tegra_pcie_softc * const sc = pc->pc_conf_v;
623 1.12 jakllsch
624 1.12 jakllsch if (pba->pba_bus >= 1) {
625 1.12 jakllsch tegra_pcie_conf_map_bus(sc, pba->pba_bus);
626 1.12 jakllsch }
627 1.1 jmcneill }
628 1.1 jmcneill
629 1.1 jmcneill static int
630 1.1 jmcneill tegra_pcie_bus_maxdevs(void *v, int busno)
631 1.1 jmcneill {
632 1.1 jmcneill return busno == 0 ? 2 : 32;
633 1.1 jmcneill }
634 1.1 jmcneill
635 1.1 jmcneill static pcitag_t
636 1.1 jmcneill tegra_pcie_make_tag(void *v, int b, int d, int f)
637 1.1 jmcneill {
638 1.1 jmcneill return (b << 16) | (d << 11) | (f << 8);
639 1.1 jmcneill }
640 1.1 jmcneill
641 1.1 jmcneill static void
642 1.1 jmcneill tegra_pcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
643 1.1 jmcneill {
644 1.1 jmcneill if (bp)
645 1.1 jmcneill *bp = (tag >> 16) & 0xff;
646 1.1 jmcneill if (dp)
647 1.1 jmcneill *dp = (tag >> 11) & 0x1f;
648 1.1 jmcneill if (fp)
649 1.1 jmcneill *fp = (tag >> 8) & 0x7;
650 1.1 jmcneill }
651 1.1 jmcneill
652 1.1 jmcneill static pcireg_t
653 1.1 jmcneill tegra_pcie_conf_read(void *v, pcitag_t tag, int offset)
654 1.1 jmcneill {
655 1.1 jmcneill struct tegra_pcie_softc *sc = v;
656 1.1 jmcneill bus_space_handle_t bsh;
657 1.1 jmcneill int b, d, f;
658 1.1 jmcneill u_int reg;
659 1.1 jmcneill
660 1.3 msaitoh if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
661 1.3 msaitoh return (pcireg_t) -1;
662 1.3 msaitoh
663 1.1 jmcneill tegra_pcie_decompose_tag(v, tag, &b, &d, &f);
664 1.1 jmcneill
665 1.12 jakllsch if (b >= TEGRA_PCIE_NBUS)
666 1.12 jakllsch return (pcireg_t) -1;
667 1.12 jakllsch
668 1.1 jmcneill if (b == 0) {
669 1.6 jakllsch if (d >= 2 || f != 0)
670 1.6 jakllsch return (pcireg_t) -1;
671 1.1 jmcneill reg = d * 0x1000 + offset;
672 1.9 jakllsch bsh = sc->sc_bsh_rpconf;
673 1.1 jmcneill } else {
674 1.12 jakllsch reg = (d << 11) | (f << 8) | (offset & 0xff);
675 1.12 jakllsch bsh = sc->sc_bsh_extc[b-1][(offset >> 8) & 0xf];
676 1.12 jakllsch if (bsh == 0)
677 1.7 jakllsch return (pcireg_t) -1;
678 1.1 jmcneill }
679 1.1 jmcneill
680 1.1 jmcneill return bus_space_read_4(sc->sc_bst, bsh, reg);
681 1.1 jmcneill }
682 1.1 jmcneill
683 1.1 jmcneill static void
684 1.1 jmcneill tegra_pcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
685 1.1 jmcneill {
686 1.1 jmcneill struct tegra_pcie_softc *sc = v;
687 1.1 jmcneill bus_space_handle_t bsh;
688 1.1 jmcneill int b, d, f;
689 1.1 jmcneill u_int reg;
690 1.1 jmcneill
691 1.3 msaitoh if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
692 1.3 msaitoh return;
693 1.3 msaitoh
694 1.1 jmcneill tegra_pcie_decompose_tag(v, tag, &b, &d, &f);
695 1.1 jmcneill
696 1.12 jakllsch if (b >= TEGRA_PCIE_NBUS)
697 1.12 jakllsch return;
698 1.12 jakllsch
699 1.1 jmcneill if (b == 0) {
700 1.6 jakllsch if (d >= 2 || f != 0)
701 1.6 jakllsch return;
702 1.1 jmcneill reg = d * 0x1000 + offset;
703 1.9 jakllsch bsh = sc->sc_bsh_rpconf;
704 1.1 jmcneill } else {
705 1.12 jakllsch reg = (d << 11) | (f << 8) | (offset & 0xff);
706 1.12 jakllsch bsh = sc->sc_bsh_extc[b-1][(offset >> 8) & 0xf];
707 1.12 jakllsch if (bsh == 0)
708 1.7 jakllsch return;
709 1.1 jmcneill }
710 1.1 jmcneill
711 1.1 jmcneill bus_space_write_4(sc->sc_bst, bsh, reg, val);
712 1.1 jmcneill }
713 1.1 jmcneill
714 1.1 jmcneill static int
715 1.1 jmcneill tegra_pcie_conf_hook(void *v, int b, int d, int f, pcireg_t id)
716 1.1 jmcneill {
717 1.15 jakllsch return PCI_CONF_DEFAULT & ~PCI_CONF_ENABLE_BM;
718 1.1 jmcneill }
719 1.1 jmcneill
720 1.1 jmcneill static void
721 1.1 jmcneill tegra_pcie_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz,
722 1.1 jmcneill int *ilinep)
723 1.1 jmcneill {
724 1.14 jmcneill *ilinep = 5;
725 1.1 jmcneill }
726 1.1 jmcneill
727 1.1 jmcneill static int
728 1.1 jmcneill tegra_pcie_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ih)
729 1.1 jmcneill {
730 1.1 jmcneill if (pa->pa_intrpin == 0)
731 1.1 jmcneill return EINVAL;
732 1.1 jmcneill *ih = pa->pa_intrpin;
733 1.1 jmcneill return 0;
734 1.1 jmcneill }
735 1.5 jakllsch
736 1.1 jmcneill static const char *
737 1.1 jmcneill tegra_pcie_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
738 1.1 jmcneill {
739 1.1 jmcneill struct tegra_pcie_softc *sc = v;
740 1.1 jmcneill
741 1.1 jmcneill if (ih == PCI_INTERRUPT_PIN_NONE)
742 1.1 jmcneill return NULL;
743 1.1 jmcneill
744 1.14 jmcneill if (!fdtbus_intr_str(sc->sc_phandle, 0, buf, len))
745 1.14 jmcneill return NULL;
746 1.14 jmcneill
747 1.1 jmcneill return buf;
748 1.1 jmcneill }
749 1.1 jmcneill
750 1.1 jmcneill const struct evcnt *
751 1.1 jmcneill tegra_pcie_intr_evcnt(void *v, pci_intr_handle_t ih)
752 1.1 jmcneill {
753 1.1 jmcneill return NULL;
754 1.1 jmcneill }
755 1.1 jmcneill
756 1.16 jmcneill static int
757 1.16 jmcneill tegra_pcie_intr_setattr(void *v, pci_intr_handle_t *ih, int attr, uint64_t data)
758 1.16 jmcneill {
759 1.16 jmcneill switch (attr) {
760 1.16 jmcneill case PCI_INTR_MPSAFE:
761 1.17 jmcneill if (data)
762 1.17 jmcneill *ih |= IH_MPSAFE;
763 1.17 jmcneill else
764 1.17 jmcneill *ih &= ~IH_MPSAFE;
765 1.16 jmcneill return 0;
766 1.16 jmcneill default:
767 1.16 jmcneill return ENODEV;
768 1.16 jmcneill }
769 1.16 jmcneill }
770 1.16 jmcneill
771 1.1 jmcneill static void *
772 1.1 jmcneill tegra_pcie_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
773 1.1 jmcneill int (*callback)(void *), void *arg)
774 1.1 jmcneill {
775 1.1 jmcneill struct tegra_pcie_softc *sc = v;
776 1.1 jmcneill struct tegra_pcie_ih *pcie_ih;
777 1.1 jmcneill
778 1.1 jmcneill if (ih == 0)
779 1.1 jmcneill return NULL;
780 1.1 jmcneill
781 1.1 jmcneill pcie_ih = kmem_alloc(sizeof(*pcie_ih), KM_SLEEP);
782 1.1 jmcneill pcie_ih->ih_callback = callback;
783 1.1 jmcneill pcie_ih->ih_arg = arg;
784 1.1 jmcneill pcie_ih->ih_ipl = ipl;
785 1.17 jmcneill pcie_ih->ih_mpsafe = (ih & IH_MPSAFE) != 0;
786 1.1 jmcneill
787 1.1 jmcneill mutex_enter(&sc->sc_lock);
788 1.1 jmcneill TAILQ_INSERT_TAIL(&sc->sc_intrs, pcie_ih, ih_entry);
789 1.1 jmcneill sc->sc_intrgen++;
790 1.1 jmcneill mutex_exit(&sc->sc_lock);
791 1.1 jmcneill
792 1.1 jmcneill return pcie_ih;
793 1.1 jmcneill }
794 1.1 jmcneill
795 1.1 jmcneill static void
796 1.1 jmcneill tegra_pcie_intr_disestablish(void *v, void *vih)
797 1.1 jmcneill {
798 1.1 jmcneill struct tegra_pcie_softc *sc = v;
799 1.1 jmcneill struct tegra_pcie_ih *pcie_ih = vih;
800 1.1 jmcneill
801 1.1 jmcneill mutex_enter(&sc->sc_lock);
802 1.1 jmcneill TAILQ_REMOVE(&sc->sc_intrs, pcie_ih, ih_entry);
803 1.1 jmcneill mutex_exit(&sc->sc_lock);
804 1.1 jmcneill
805 1.1 jmcneill kmem_free(pcie_ih, sizeof(*pcie_ih));
806 1.1 jmcneill }
807