tegra_pcie.c revision 1.28 1 1.28 skrll /* $NetBSD: tegra_pcie.c,v 1.28 2020/01/07 09:57:11 skrll Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.28 skrll __KERNEL_RCSID(0, "$NetBSD: tegra_pcie.c,v 1.28 2020/01/07 09:57:11 skrll Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.28 skrll
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.28 skrll #include <sys/extent.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.28 skrll #include <sys/kmem.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.28 skrll #include <sys/mutex.h>
41 1.1 jmcneill #include <sys/queue.h>
42 1.28 skrll #include <sys/systm.h>
43 1.1 jmcneill
44 1.24 ryo #include <machine/cpu.h>
45 1.24 ryo
46 1.1 jmcneill #include <arm/cpufunc.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <dev/pci/pcireg.h>
49 1.1 jmcneill #include <dev/pci/pcivar.h>
50 1.1 jmcneill #include <dev/pci/pciconf.h>
51 1.1 jmcneill
52 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
53 1.1 jmcneill #include <arm/nvidia/tegra_pciereg.h>
54 1.21 jmcneill #include <arm/nvidia/tegra_pmcreg.h>
55 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
56 1.1 jmcneill
57 1.14 jmcneill #include <dev/fdt/fdtvar.h>
58 1.14 jmcneill
59 1.17 jmcneill /* Interrupt handle flags */
60 1.17 jmcneill #define IH_MPSAFE 0x80000000
61 1.17 jmcneill
62 1.1 jmcneill static int tegra_pcie_match(device_t, cfdata_t, void *);
63 1.1 jmcneill static void tegra_pcie_attach(device_t, device_t, void *);
64 1.1 jmcneill
65 1.12 jakllsch #define TEGRA_PCIE_NBUS 256
66 1.12 jakllsch #define TEGRA_PCIE_ECFB (1<<(12 - 8)) /* extended conf frags per bus */
67 1.12 jakllsch
68 1.1 jmcneill struct tegra_pcie_ih {
69 1.1 jmcneill int (*ih_callback)(void *);
70 1.1 jmcneill void *ih_arg;
71 1.1 jmcneill int ih_ipl;
72 1.16 jmcneill int ih_mpsafe;
73 1.1 jmcneill TAILQ_ENTRY(tegra_pcie_ih) ih_entry;
74 1.1 jmcneill };
75 1.1 jmcneill
76 1.1 jmcneill struct tegra_pcie_softc {
77 1.1 jmcneill device_t sc_dev;
78 1.1 jmcneill bus_dma_tag_t sc_dmat;
79 1.1 jmcneill bus_space_tag_t sc_bst;
80 1.1 jmcneill bus_space_handle_t sc_bsh_afi;
81 1.21 jmcneill bus_space_handle_t sc_bsh_pads;
82 1.9 jakllsch bus_space_handle_t sc_bsh_rpconf;
83 1.14 jmcneill int sc_phandle;
84 1.1 jmcneill
85 1.1 jmcneill struct arm32_pci_chipset sc_pc;
86 1.1 jmcneill
87 1.1 jmcneill void *sc_ih;
88 1.1 jmcneill
89 1.1 jmcneill kmutex_t sc_lock;
90 1.1 jmcneill
91 1.1 jmcneill TAILQ_HEAD(, tegra_pcie_ih) sc_intrs;
92 1.1 jmcneill u_int sc_intrgen;
93 1.12 jakllsch
94 1.12 jakllsch bus_space_handle_t sc_bsh_extc[TEGRA_PCIE_NBUS-1][TEGRA_PCIE_ECFB];
95 1.1 jmcneill };
96 1.1 jmcneill
97 1.1 jmcneill static int tegra_pcie_intr(void *);
98 1.1 jmcneill static void tegra_pcie_init(pci_chipset_tag_t, void *);
99 1.1 jmcneill static void tegra_pcie_enable(struct tegra_pcie_softc *);
100 1.21 jmcneill static void tegra_pcie_enable_ports(struct tegra_pcie_softc *);
101 1.20 jmcneill static void tegra_pcie_enable_clocks(struct tegra_pcie_softc *);
102 1.10 jakllsch static void tegra_pcie_setup(struct tegra_pcie_softc * const);
103 1.12 jakllsch static void tegra_pcie_conf_frag_map(struct tegra_pcie_softc * const,
104 1.12 jakllsch uint, uint);
105 1.12 jakllsch static void tegra_pcie_conf_map_bus(struct tegra_pcie_softc * const, uint);
106 1.12 jakllsch static void tegra_pcie_conf_map_buses(struct tegra_pcie_softc * const);
107 1.1 jmcneill
108 1.1 jmcneill static void tegra_pcie_attach_hook(device_t, device_t,
109 1.1 jmcneill struct pcibus_attach_args *);
110 1.1 jmcneill static int tegra_pcie_bus_maxdevs(void *, int);
111 1.1 jmcneill static pcitag_t tegra_pcie_make_tag(void *, int, int, int);
112 1.1 jmcneill static void tegra_pcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
113 1.1 jmcneill static pcireg_t tegra_pcie_conf_read(void *, pcitag_t, int);
114 1.1 jmcneill static void tegra_pcie_conf_write(void *, pcitag_t, int, pcireg_t);
115 1.1 jmcneill static int tegra_pcie_conf_hook(void *, int, int, int, pcireg_t);
116 1.1 jmcneill static void tegra_pcie_conf_interrupt(void *, int, int, int, int, int *);
117 1.1 jmcneill
118 1.1 jmcneill static int tegra_pcie_intr_map(const struct pci_attach_args *,
119 1.1 jmcneill pci_intr_handle_t *);
120 1.1 jmcneill static const char *tegra_pcie_intr_string(void *, pci_intr_handle_t,
121 1.1 jmcneill char *, size_t);
122 1.1 jmcneill const struct evcnt *tegra_pcie_intr_evcnt(void *, pci_intr_handle_t);
123 1.16 jmcneill static int tegra_pcie_intr_setattr(void *, pci_intr_handle_t *, int,
124 1.16 jmcneill uint64_t);
125 1.1 jmcneill static void * tegra_pcie_intr_establish(void *, pci_intr_handle_t,
126 1.25 jmcneill int, int (*)(void *), void *,
127 1.25 jmcneill const char *);
128 1.1 jmcneill static void tegra_pcie_intr_disestablish(void *, void *);
129 1.1 jmcneill
130 1.1 jmcneill CFATTACH_DECL_NEW(tegra_pcie, sizeof(struct tegra_pcie_softc),
131 1.1 jmcneill tegra_pcie_match, tegra_pcie_attach, NULL, NULL);
132 1.1 jmcneill
133 1.1 jmcneill static int
134 1.1 jmcneill tegra_pcie_match(device_t parent, cfdata_t cf, void *aux)
135 1.1 jmcneill {
136 1.18 jmcneill const char * const compatible[] = {
137 1.18 jmcneill "nvidia,tegra210-pcie",
138 1.18 jmcneill "nvidia,tegra124-pcie",
139 1.18 jmcneill NULL
140 1.18 jmcneill };
141 1.14 jmcneill struct fdt_attach_args * const faa = aux;
142 1.14 jmcneill
143 1.14 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
144 1.1 jmcneill }
145 1.1 jmcneill
146 1.1 jmcneill static void
147 1.1 jmcneill tegra_pcie_attach(device_t parent, device_t self, void *aux)
148 1.1 jmcneill {
149 1.1 jmcneill struct tegra_pcie_softc * const sc = device_private(self);
150 1.14 jmcneill struct fdt_attach_args * const faa = aux;
151 1.10 jakllsch struct extent *ioext, *memext, *pmemext;
152 1.1 jmcneill struct pcibus_attach_args pba;
153 1.21 jmcneill bus_addr_t afi_addr, cs_addr, pads_addr;
154 1.21 jmcneill bus_size_t afi_size, cs_size, pads_size;
155 1.14 jmcneill char intrstr[128];
156 1.1 jmcneill int error;
157 1.1 jmcneill
158 1.21 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "afi", &afi_addr, &afi_size) != 0) {
159 1.14 jmcneill aprint_error(": couldn't get afi registers\n");
160 1.14 jmcneill return;
161 1.14 jmcneill }
162 1.21 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "pads", &pads_addr, &pads_size) != 0) {
163 1.21 jmcneill aprint_error(": couldn't get pads registers\n");
164 1.21 jmcneill return;
165 1.21 jmcneill }
166 1.14 jmcneill #if notyet
167 1.14 jmcneill if (fdtbus_get_reg(faa->faa_phandle, 2, &cs_addr, &cs_size) != 0) {
168 1.14 jmcneill aprint_error(": couldn't get cs registers\n");
169 1.14 jmcneill return;
170 1.14 jmcneill }
171 1.14 jmcneill #else
172 1.14 jmcneill cs_addr = TEGRA_PCIE_RPCONF_BASE;
173 1.14 jmcneill cs_size = TEGRA_PCIE_RPCONF_SIZE;
174 1.14 jmcneill #endif
175 1.14 jmcneill
176 1.1 jmcneill sc->sc_dev = self;
177 1.14 jmcneill sc->sc_dmat = faa->faa_dmat;
178 1.14 jmcneill sc->sc_bst = faa->faa_bst;
179 1.14 jmcneill sc->sc_phandle = faa->faa_phandle;
180 1.14 jmcneill error = bus_space_map(sc->sc_bst, afi_addr, afi_size, 0,
181 1.14 jmcneill &sc->sc_bsh_afi);
182 1.14 jmcneill if (error) {
183 1.14 jmcneill aprint_error(": couldn't map afi registers: %d\n", error);
184 1.14 jmcneill return;
185 1.14 jmcneill }
186 1.21 jmcneill error = bus_space_map(sc->sc_bst, pads_addr, pads_size, 0,
187 1.21 jmcneill &sc->sc_bsh_pads);
188 1.21 jmcneill if (error) {
189 1.26 jakllsch aprint_error(": couldn't map pads registers: %d\n", error);
190 1.21 jmcneill return;
191 1.21 jmcneill }
192 1.27 jmcneill error = bus_space_map(sc->sc_bst, cs_addr, cs_size,
193 1.27 jmcneill _ARM_BUS_SPACE_MAP_STRONGLY_ORDERED, &sc->sc_bsh_rpconf);
194 1.14 jmcneill if (error) {
195 1.14 jmcneill aprint_error(": couldn't map cs registers: %d\n", error);
196 1.14 jmcneill return;
197 1.14 jmcneill }
198 1.14 jmcneill
199 1.12 jakllsch tegra_pcie_conf_map_buses(sc);
200 1.1 jmcneill
201 1.1 jmcneill TAILQ_INIT(&sc->sc_intrs);
202 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
203 1.1 jmcneill
204 1.1 jmcneill aprint_naive("\n");
205 1.1 jmcneill aprint_normal(": PCIE\n");
206 1.1 jmcneill
207 1.21 jmcneill tegra_pmc_power(PMC_PARTID_PCX, true);
208 1.21 jmcneill tegra_pmc_remove_clamping(PMC_PARTID_PCX);
209 1.21 jmcneill
210 1.20 jmcneill tegra_pcie_enable_clocks(sc);
211 1.20 jmcneill
212 1.14 jmcneill if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
213 1.14 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
214 1.14 jmcneill return;
215 1.14 jmcneill }
216 1.14 jmcneill
217 1.16 jmcneill sc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_VM,
218 1.16 jmcneill FDT_INTR_MPSAFE, tegra_pcie_intr, sc);
219 1.1 jmcneill if (sc->sc_ih == NULL) {
220 1.14 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n",
221 1.14 jmcneill intrstr);
222 1.1 jmcneill return;
223 1.1 jmcneill }
224 1.14 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
225 1.1 jmcneill
226 1.10 jakllsch tegra_pcie_setup(sc);
227 1.10 jakllsch
228 1.1 jmcneill tegra_pcie_init(&sc->sc_pc, sc);
229 1.1 jmcneill
230 1.10 jakllsch ioext = extent_create("pciio", TEGRA_PCIE_IO_BASE,
231 1.10 jakllsch TEGRA_PCIE_IO_BASE + TEGRA_PCIE_IO_SIZE - 1,
232 1.10 jakllsch NULL, 0, EX_NOWAIT);
233 1.1 jmcneill memext = extent_create("pcimem", TEGRA_PCIE_MEM_BASE,
234 1.1 jmcneill TEGRA_PCIE_MEM_BASE + TEGRA_PCIE_MEM_SIZE - 1,
235 1.1 jmcneill NULL, 0, EX_NOWAIT);
236 1.1 jmcneill pmemext = extent_create("pcipmem", TEGRA_PCIE_PMEM_BASE,
237 1.1 jmcneill TEGRA_PCIE_PMEM_BASE + TEGRA_PCIE_PMEM_SIZE - 1,
238 1.1 jmcneill NULL, 0, EX_NOWAIT);
239 1.1 jmcneill
240 1.10 jakllsch error = pci_configure_bus(&sc->sc_pc, ioext, memext, pmemext, 0,
241 1.1 jmcneill arm_dcache_align);
242 1.1 jmcneill
243 1.10 jakllsch extent_destroy(ioext);
244 1.1 jmcneill extent_destroy(memext);
245 1.1 jmcneill extent_destroy(pmemext);
246 1.1 jmcneill
247 1.1 jmcneill if (error) {
248 1.1 jmcneill aprint_error_dev(self, "configuration failed (%d)\n",
249 1.1 jmcneill error);
250 1.1 jmcneill return;
251 1.1 jmcneill }
252 1.1 jmcneill
253 1.1 jmcneill tegra_pcie_enable(sc);
254 1.1 jmcneill
255 1.21 jmcneill tegra_pcie_enable_ports(sc);
256 1.21 jmcneill
257 1.1 jmcneill memset(&pba, 0, sizeof(pba));
258 1.1 jmcneill pba.pba_flags = PCI_FLAGS_MRL_OKAY |
259 1.1 jmcneill PCI_FLAGS_MRM_OKAY |
260 1.1 jmcneill PCI_FLAGS_MWI_OKAY |
261 1.10 jakllsch PCI_FLAGS_MEM_OKAY |
262 1.10 jakllsch PCI_FLAGS_IO_OKAY;
263 1.10 jakllsch pba.pba_iot = sc->sc_bst;
264 1.1 jmcneill pba.pba_memt = sc->sc_bst;
265 1.1 jmcneill pba.pba_dmat = sc->sc_dmat;
266 1.1 jmcneill pba.pba_pc = &sc->sc_pc;
267 1.1 jmcneill pba.pba_bus = 0;
268 1.1 jmcneill
269 1.1 jmcneill config_found_ia(self, "pcibus", &pba, pcibusprint);
270 1.1 jmcneill }
271 1.1 jmcneill
272 1.1 jmcneill static int
273 1.4 jmcneill tegra_pcie_legacy_intr(struct tegra_pcie_softc *sc)
274 1.1 jmcneill {
275 1.4 jmcneill const uint32_t msg = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
276 1.4 jmcneill AFI_MSG_REG);
277 1.1 jmcneill struct tegra_pcie_ih *pcie_ih;
278 1.4 jmcneill int rv = 0;
279 1.1 jmcneill
280 1.4 jmcneill if (msg & (AFI_MSG_INT0|AFI_MSG_INT1)) {
281 1.1 jmcneill mutex_enter(&sc->sc_lock);
282 1.1 jmcneill const u_int lastgen = sc->sc_intrgen;
283 1.1 jmcneill TAILQ_FOREACH(pcie_ih, &sc->sc_intrs, ih_entry) {
284 1.1 jmcneill int (*callback)(void *) = pcie_ih->ih_callback;
285 1.1 jmcneill void *arg = pcie_ih->ih_arg;
286 1.16 jmcneill const int mpsafe = pcie_ih->ih_mpsafe;
287 1.1 jmcneill mutex_exit(&sc->sc_lock);
288 1.16 jmcneill
289 1.16 jmcneill if (!mpsafe)
290 1.16 jmcneill KERNEL_LOCK(1, curlwp);
291 1.4 jmcneill rv += callback(arg);
292 1.16 jmcneill if (!mpsafe)
293 1.16 jmcneill KERNEL_UNLOCK_ONE(curlwp);
294 1.16 jmcneill
295 1.1 jmcneill mutex_enter(&sc->sc_lock);
296 1.1 jmcneill if (lastgen != sc->sc_intrgen)
297 1.1 jmcneill break;
298 1.1 jmcneill }
299 1.1 jmcneill mutex_exit(&sc->sc_lock);
300 1.4 jmcneill } else if (msg & (AFI_MSG_PM_PME0|AFI_MSG_PM_PME1)) {
301 1.4 jmcneill device_printf(sc->sc_dev, "PM PME message; AFI_MSG=%08x\n",
302 1.4 jmcneill msg);
303 1.4 jmcneill } else {
304 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_MSG_REG, msg);
305 1.4 jmcneill rv = 1;
306 1.4 jmcneill }
307 1.4 jmcneill
308 1.4 jmcneill return rv;
309 1.4 jmcneill }
310 1.4 jmcneill
311 1.4 jmcneill static int
312 1.4 jmcneill tegra_pcie_intr(void *priv)
313 1.4 jmcneill {
314 1.4 jmcneill struct tegra_pcie_softc *sc = priv;
315 1.11 jakllsch int rv;
316 1.4 jmcneill
317 1.4 jmcneill const uint32_t code = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
318 1.4 jmcneill AFI_INTR_CODE_REG);
319 1.4 jmcneill const uint32_t sig = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
320 1.4 jmcneill AFI_INTR_SIGNATURE_REG);
321 1.4 jmcneill
322 1.4 jmcneill switch (__SHIFTOUT(code, AFI_INTR_CODE_INT_CODE)) {
323 1.4 jmcneill case AFI_INTR_CODE_SM_MSG:
324 1.11 jakllsch rv = tegra_pcie_legacy_intr(sc);
325 1.11 jakllsch break;
326 1.1 jmcneill default:
327 1.1 jmcneill device_printf(sc->sc_dev, "intr: code %#x sig %#x\n",
328 1.1 jmcneill code, sig);
329 1.11 jakllsch rv = 1;
330 1.11 jakllsch break;
331 1.1 jmcneill }
332 1.11 jakllsch
333 1.11 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_INTR_CODE_REG, 0);
334 1.11 jakllsch
335 1.11 jakllsch return rv;
336 1.1 jmcneill }
337 1.1 jmcneill
338 1.1 jmcneill static void
339 1.20 jmcneill tegra_pcie_enable_clocks(struct tegra_pcie_softc * const sc)
340 1.20 jmcneill {
341 1.20 jmcneill const char *clock_names[] = { "pex", "afi", "pll_e", "cml" };
342 1.20 jmcneill const char *reset_names[] = { "pex", "afi", "pcie_x" };
343 1.20 jmcneill struct fdtbus_reset *rst;
344 1.20 jmcneill struct clk *clk;
345 1.20 jmcneill int n;
346 1.20 jmcneill
347 1.20 jmcneill for (n = 0; n < __arraycount(clock_names); n++) {
348 1.20 jmcneill clk = fdtbus_clock_get(sc->sc_phandle, clock_names[n]);
349 1.20 jmcneill if (clk == NULL || clk_enable(clk) != 0)
350 1.20 jmcneill aprint_error_dev(sc->sc_dev, "couldn't enable clock %s\n",
351 1.20 jmcneill clock_names[n]);
352 1.20 jmcneill }
353 1.20 jmcneill
354 1.20 jmcneill for (n = 0; n < __arraycount(reset_names); n++) {
355 1.20 jmcneill rst = fdtbus_reset_get(sc->sc_phandle, reset_names[n]);
356 1.20 jmcneill if (rst == NULL || fdtbus_reset_deassert(rst) != 0)
357 1.20 jmcneill aprint_error_dev(sc->sc_dev, "couldn't de-assert reset %s\n",
358 1.20 jmcneill reset_names[n]);
359 1.20 jmcneill }
360 1.20 jmcneill }
361 1.20 jmcneill
362 1.23 skrll #if 0
363 1.20 jmcneill static void
364 1.21 jmcneill tegra_pcie_reset_port(struct tegra_pcie_softc * const sc, int index)
365 1.21 jmcneill {
366 1.21 jmcneill uint32_t val;
367 1.21 jmcneill
368 1.21 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index));
369 1.21 jmcneill val &= ~AFI_PEXn_CTRL_RST_L;
370 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index), val);
371 1.21 jmcneill
372 1.21 jmcneill delay(2000);
373 1.21 jmcneill
374 1.21 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index));
375 1.21 jmcneill val |= AFI_PEXn_CTRL_RST_L;
376 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index), val);
377 1.21 jmcneill }
378 1.23 skrll #endif
379 1.21 jmcneill
380 1.21 jmcneill static void
381 1.21 jmcneill tegra_pcie_enable_ports(struct tegra_pcie_softc * const sc)
382 1.21 jmcneill {
383 1.22 jmcneill struct fdtbus_phy *phy;
384 1.21 jmcneill const u_int *data;
385 1.22 jmcneill int child, len, n;
386 1.21 jmcneill uint32_t val;
387 1.21 jmcneill
388 1.21 jmcneill for (child = OF_child(sc->sc_phandle); child; child = OF_peer(child)) {
389 1.21 jmcneill if (!fdtbus_status_okay(child))
390 1.21 jmcneill continue;
391 1.22 jmcneill
392 1.22 jmcneill /* Enable PHYs */
393 1.22 jmcneill for (n = 0; (phy = fdtbus_phy_get_index(child, n)) != NULL; n++)
394 1.22 jmcneill if (fdtbus_phy_enable(phy, true) != 0)
395 1.22 jmcneill aprint_error_dev(sc->sc_dev, "couldn't enable %s phy #%d\n",
396 1.22 jmcneill fdtbus_get_string(child, "name"), n);
397 1.22 jmcneill
398 1.21 jmcneill data = fdtbus_get_prop(child, "reg", &len);
399 1.21 jmcneill if (data == NULL || len < 4)
400 1.21 jmcneill continue;
401 1.21 jmcneill const u_int index = ((be32toh(data[0]) >> 11) & 0x1f) - 1;
402 1.21 jmcneill
403 1.21 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index));
404 1.21 jmcneill val |= AFI_PEXn_CTRL_CLKREQ_EN;
405 1.21 jmcneill val |= AFI_PEXn_CTRL_REFCLK_EN;
406 1.21 jmcneill val |= AFI_PEXn_CTRL_REFCLK_OVERRIDE_EN;
407 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXn_CTRL_REG(index), val);
408 1.21 jmcneill
409 1.23 skrll #if 0
410 1.21 jmcneill tegra_pcie_reset_port(sc, index);
411 1.23 skrll #endif
412 1.22 jmcneill
413 1.21 jmcneill }
414 1.21 jmcneill }
415 1.21 jmcneill
416 1.21 jmcneill static void
417 1.10 jakllsch tegra_pcie_setup(struct tegra_pcie_softc * const sc)
418 1.10 jakllsch {
419 1.21 jmcneill uint32_t val, cfg, lanes;
420 1.21 jmcneill int child, len;
421 1.21 jmcneill const u_int *data;
422 1.10 jakllsch size_t i;
423 1.10 jakllsch
424 1.21 jmcneill /* Enable PLLE control */
425 1.21 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PLLE_CONTROL_REG);
426 1.21 jmcneill val &= ~AFI_PLLE_CONTROL_BYPASS_PADS2PLLE_CONTROL;
427 1.21 jmcneill val |= AFI_PLLE_CONTROL_PADS2PLLE_CONTROL_EN;
428 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PLLE_CONTROL_REG, val);
429 1.21 jmcneill
430 1.21 jmcneill /* Disable PEX clock bias pad power down */
431 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PEXBIAS_CTRL_REG, 0);
432 1.21 jmcneill
433 1.21 jmcneill /* Configure PCIE mode and enable ports */
434 1.21 jmcneill cfg = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PCIE_CONFIG_REG);
435 1.21 jmcneill cfg |= AFI_PCIE_CONFIG_PCIECn_DISABLE_DEVICE(0);
436 1.21 jmcneill cfg |= AFI_PCIE_CONFIG_PCIECn_DISABLE_DEVICE(1);
437 1.21 jmcneill cfg &= ~AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG;
438 1.21 jmcneill
439 1.21 jmcneill lanes = 0;
440 1.21 jmcneill for (child = OF_child(sc->sc_phandle); child; child = OF_peer(child)) {
441 1.21 jmcneill if (!fdtbus_status_okay(child))
442 1.21 jmcneill continue;
443 1.21 jmcneill data = fdtbus_get_prop(child, "reg", &len);
444 1.21 jmcneill if (data == NULL || len < 4)
445 1.21 jmcneill continue;
446 1.21 jmcneill const u_int index = ((be32toh(data[0]) >> 11) & 0x1f) - 1;
447 1.21 jmcneill if (of_getprop_uint32(child, "nvidia,num-lanes", &val) != 0)
448 1.21 jmcneill continue;
449 1.21 jmcneill lanes |= (val << (index << 3));
450 1.21 jmcneill cfg &= ~AFI_PCIE_CONFIG_PCIECn_DISABLE_DEVICE(index);
451 1.21 jmcneill }
452 1.21 jmcneill
453 1.21 jmcneill switch (lanes) {
454 1.21 jmcneill case 0x0104:
455 1.21 jmcneill aprint_normal_dev(sc->sc_dev, "lane config: x4 x1\n");
456 1.21 jmcneill cfg |= __SHIFTIN(AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_4_1,
457 1.21 jmcneill AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG);
458 1.21 jmcneill break;
459 1.21 jmcneill case 0x0102:
460 1.21 jmcneill aprint_normal_dev(sc->sc_dev, "lane config: x2 x1\n");
461 1.21 jmcneill cfg |= __SHIFTIN(AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_2_1,
462 1.21 jmcneill AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG);
463 1.21 jmcneill break;
464 1.21 jmcneill }
465 1.21 jmcneill
466 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_PCIE_CONFIG_REG, cfg);
467 1.21 jmcneill
468 1.21 jmcneill /* Configure refclk pad */
469 1.21 jmcneill const char * const tegra124_compat[] = { "nvidia,tegra124-pcie", NULL };
470 1.21 jmcneill if (of_match_compatible(sc->sc_phandle, tegra124_compat))
471 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_pads, PADS_REFCLK_CFG0_REG,
472 1.21 jmcneill 0x44ac44ac);
473 1.21 jmcneill const char * const tegra210_compat[] = { "nvidia,tegra210-pcie", NULL };
474 1.21 jmcneill if (of_match_compatible(sc->sc_phandle, tegra210_compat))
475 1.21 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_pads, PADS_REFCLK_CFG0_REG,
476 1.21 jmcneill 0x90b890b8);
477 1.21 jmcneill
478 1.10 jakllsch /*
479 1.10 jakllsch * Map PCI address spaces into ARM address space via
480 1.10 jakllsch * HyperTransport-like "FPCI".
481 1.10 jakllsch */
482 1.10 jakllsch static const struct { uint32_t size, base, fpci; } pcie_init_table[] = {
483 1.10 jakllsch /*
484 1.10 jakllsch * === BEWARE ===
485 1.10 jakllsch *
486 1.10 jakllsch * We depend on our TEGRA_PCIE_IO window overlaping the
487 1.10 jakllsch * TEGRA_PCIE_A1 window to allow us to use the same
488 1.10 jakllsch * bus_space_tag for both PCI IO and Memory spaces.
489 1.10 jakllsch *
490 1.10 jakllsch * 0xfdfc000000-0xfdfdffffff is the FPCI/HyperTransport
491 1.10 jakllsch * mapping for 0x0000000-0x1ffffff of PCI IO space.
492 1.10 jakllsch */
493 1.10 jakllsch { TEGRA_PCIE_IO_SIZE >> 12, TEGRA_PCIE_IO_BASE,
494 1.10 jakllsch (0xfdfc000000 + TEGRA_PCIE_IO_BASE) >> 8 | 0, },
495 1.10 jakllsch
496 1.10 jakllsch /* HyperTransport Technology Type 1 Address Format */
497 1.10 jakllsch { TEGRA_PCIE_CONF_SIZE >> 12, TEGRA_PCIE_CONF_BASE,
498 1.10 jakllsch 0xfdff000000 >> 8 | 0, },
499 1.10 jakllsch
500 1.10 jakllsch /* 1:1 MMIO mapping */
501 1.10 jakllsch { TEGRA_PCIE_MEM_SIZE >> 12, TEGRA_PCIE_MEM_BASE,
502 1.10 jakllsch TEGRA_PCIE_MEM_BASE >> 8 | 1, },
503 1.10 jakllsch
504 1.10 jakllsch /* Extended HyperTransport Technology Type 1 Address Format */
505 1.10 jakllsch { TEGRA_PCIE_EXTC_SIZE >> 12, TEGRA_PCIE_EXTC_BASE,
506 1.10 jakllsch 0xfe10000000 >> 8 | 0, },
507 1.10 jakllsch
508 1.10 jakllsch /* 1:1 prefetchable MMIO mapping */
509 1.10 jakllsch { TEGRA_PCIE_PMEM_SIZE >> 12, TEGRA_PCIE_PMEM_BASE,
510 1.10 jakllsch TEGRA_PCIE_PMEM_BASE >> 8 | 1, },
511 1.10 jakllsch };
512 1.10 jakllsch
513 1.10 jakllsch for (i = 0; i < AFI_AXI_NBAR; i++) {
514 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
515 1.10 jakllsch AFI_AXI_BARi_SZ(i), 0);
516 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
517 1.10 jakllsch AFI_AXI_BARi_START(i), 0);
518 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
519 1.10 jakllsch AFI_FPCI_BARi(i), 0);
520 1.10 jakllsch }
521 1.10 jakllsch
522 1.10 jakllsch for (i = 0; i < __arraycount(pcie_init_table); i++) {
523 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
524 1.10 jakllsch AFI_AXI_BARi_START(i), pcie_init_table[i].base);
525 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
526 1.10 jakllsch AFI_FPCI_BARi(i), pcie_init_table[i].fpci);
527 1.10 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
528 1.10 jakllsch AFI_AXI_BARi_SZ(i), pcie_init_table[i].size);
529 1.10 jakllsch }
530 1.10 jakllsch }
531 1.10 jakllsch
532 1.10 jakllsch static void
533 1.1 jmcneill tegra_pcie_enable(struct tegra_pcie_softc *sc)
534 1.1 jmcneill {
535 1.4 jmcneill /* disable MSI */
536 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
537 1.4 jmcneill AFI_MSI_BAR_SZ_REG, 0);
538 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
539 1.4 jmcneill AFI_MSI_FPCI_BAR_ST_REG, 0);
540 1.4 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
541 1.4 jmcneill AFI_MSI_AXI_BAR_ST_REG, 0);
542 1.4 jmcneill
543 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
544 1.1 jmcneill AFI_SM_INTR_ENABLE_REG, 0xffffffff);
545 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
546 1.1 jmcneill AFI_AFI_INTR_ENABLE_REG, 0);
547 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_INTR_CODE_REG, 0);
548 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
549 1.1 jmcneill AFI_INTR_MASK_REG, AFI_INTR_MASK_INT);
550 1.1 jmcneill }
551 1.1 jmcneill
552 1.12 jakllsch static void
553 1.12 jakllsch tegra_pcie_conf_frag_map(struct tegra_pcie_softc * const sc, uint bus,
554 1.12 jakllsch uint frg)
555 1.12 jakllsch {
556 1.12 jakllsch bus_addr_t a;
557 1.12 jakllsch
558 1.12 jakllsch KASSERT(bus >= 1);
559 1.12 jakllsch KASSERT(bus < TEGRA_PCIE_NBUS);
560 1.12 jakllsch KASSERT(frg < TEGRA_PCIE_ECFB);
561 1.12 jakllsch
562 1.12 jakllsch if (sc->sc_bsh_extc[bus-1][frg] != 0) {
563 1.12 jakllsch device_printf(sc->sc_dev, "bus %u fragment %#x already "
564 1.12 jakllsch "mapped\n", bus, frg);
565 1.12 jakllsch return;
566 1.12 jakllsch }
567 1.12 jakllsch
568 1.12 jakllsch a = TEGRA_PCIE_EXTC_BASE + (bus << 16) + (frg << 24);
569 1.27 jmcneill if (bus_space_map(sc->sc_bst, a, 1 << 16,
570 1.27 jmcneill _ARM_BUS_SPACE_MAP_STRONGLY_ORDERED,
571 1.12 jakllsch &sc->sc_bsh_extc[bus-1][frg]) != 0)
572 1.12 jakllsch device_printf(sc->sc_dev, "couldn't map PCIE "
573 1.12 jakllsch "configuration for bus %u fragment %#x", bus, frg);
574 1.12 jakllsch }
575 1.12 jakllsch
576 1.12 jakllsch /* map non-non-extended configuration space for full bus range */
577 1.12 jakllsch static void
578 1.12 jakllsch tegra_pcie_conf_map_bus(struct tegra_pcie_softc * const sc, uint bus)
579 1.12 jakllsch {
580 1.12 jakllsch uint i;
581 1.12 jakllsch
582 1.12 jakllsch for (i = 1; i < TEGRA_PCIE_ECFB; i++) {
583 1.12 jakllsch tegra_pcie_conf_frag_map(sc, bus, i);
584 1.12 jakllsch }
585 1.12 jakllsch }
586 1.12 jakllsch
587 1.12 jakllsch /* map non-extended configuration space for full bus range */
588 1.12 jakllsch static void
589 1.12 jakllsch tegra_pcie_conf_map_buses(struct tegra_pcie_softc * const sc)
590 1.12 jakllsch {
591 1.12 jakllsch uint b;
592 1.12 jakllsch
593 1.12 jakllsch for (b = 1; b < TEGRA_PCIE_NBUS; b++) {
594 1.12 jakllsch tegra_pcie_conf_frag_map(sc, b, 0);
595 1.12 jakllsch }
596 1.12 jakllsch }
597 1.12 jakllsch
598 1.1 jmcneill void
599 1.1 jmcneill tegra_pcie_init(pci_chipset_tag_t pc, void *priv)
600 1.1 jmcneill {
601 1.1 jmcneill pc->pc_conf_v = priv;
602 1.1 jmcneill pc->pc_attach_hook = tegra_pcie_attach_hook;
603 1.1 jmcneill pc->pc_bus_maxdevs = tegra_pcie_bus_maxdevs;
604 1.1 jmcneill pc->pc_make_tag = tegra_pcie_make_tag;
605 1.1 jmcneill pc->pc_decompose_tag = tegra_pcie_decompose_tag;
606 1.1 jmcneill pc->pc_conf_read = tegra_pcie_conf_read;
607 1.1 jmcneill pc->pc_conf_write = tegra_pcie_conf_write;
608 1.1 jmcneill pc->pc_conf_hook = tegra_pcie_conf_hook;
609 1.1 jmcneill pc->pc_conf_interrupt = tegra_pcie_conf_interrupt;
610 1.1 jmcneill
611 1.1 jmcneill pc->pc_intr_v = priv;
612 1.1 jmcneill pc->pc_intr_map = tegra_pcie_intr_map;
613 1.1 jmcneill pc->pc_intr_string = tegra_pcie_intr_string;
614 1.1 jmcneill pc->pc_intr_evcnt = tegra_pcie_intr_evcnt;
615 1.16 jmcneill pc->pc_intr_setattr = tegra_pcie_intr_setattr;
616 1.1 jmcneill pc->pc_intr_establish = tegra_pcie_intr_establish;
617 1.1 jmcneill pc->pc_intr_disestablish = tegra_pcie_intr_disestablish;
618 1.1 jmcneill }
619 1.1 jmcneill
620 1.1 jmcneill static void
621 1.1 jmcneill tegra_pcie_attach_hook(device_t parent, device_t self,
622 1.1 jmcneill struct pcibus_attach_args *pba)
623 1.1 jmcneill {
624 1.12 jakllsch const pci_chipset_tag_t pc = pba->pba_pc;
625 1.12 jakllsch struct tegra_pcie_softc * const sc = pc->pc_conf_v;
626 1.12 jakllsch
627 1.12 jakllsch if (pba->pba_bus >= 1) {
628 1.12 jakllsch tegra_pcie_conf_map_bus(sc, pba->pba_bus);
629 1.12 jakllsch }
630 1.1 jmcneill }
631 1.1 jmcneill
632 1.1 jmcneill static int
633 1.1 jmcneill tegra_pcie_bus_maxdevs(void *v, int busno)
634 1.1 jmcneill {
635 1.1 jmcneill return busno == 0 ? 2 : 32;
636 1.1 jmcneill }
637 1.1 jmcneill
638 1.1 jmcneill static pcitag_t
639 1.1 jmcneill tegra_pcie_make_tag(void *v, int b, int d, int f)
640 1.1 jmcneill {
641 1.1 jmcneill return (b << 16) | (d << 11) | (f << 8);
642 1.1 jmcneill }
643 1.1 jmcneill
644 1.1 jmcneill static void
645 1.1 jmcneill tegra_pcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
646 1.1 jmcneill {
647 1.1 jmcneill if (bp)
648 1.1 jmcneill *bp = (tag >> 16) & 0xff;
649 1.1 jmcneill if (dp)
650 1.1 jmcneill *dp = (tag >> 11) & 0x1f;
651 1.1 jmcneill if (fp)
652 1.1 jmcneill *fp = (tag >> 8) & 0x7;
653 1.1 jmcneill }
654 1.1 jmcneill
655 1.1 jmcneill static pcireg_t
656 1.1 jmcneill tegra_pcie_conf_read(void *v, pcitag_t tag, int offset)
657 1.1 jmcneill {
658 1.1 jmcneill struct tegra_pcie_softc *sc = v;
659 1.1 jmcneill bus_space_handle_t bsh;
660 1.1 jmcneill int b, d, f;
661 1.1 jmcneill u_int reg;
662 1.1 jmcneill
663 1.3 msaitoh if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
664 1.3 msaitoh return (pcireg_t) -1;
665 1.3 msaitoh
666 1.1 jmcneill tegra_pcie_decompose_tag(v, tag, &b, &d, &f);
667 1.1 jmcneill
668 1.12 jakllsch if (b >= TEGRA_PCIE_NBUS)
669 1.12 jakllsch return (pcireg_t) -1;
670 1.12 jakllsch
671 1.1 jmcneill if (b == 0) {
672 1.6 jakllsch if (d >= 2 || f != 0)
673 1.6 jakllsch return (pcireg_t) -1;
674 1.1 jmcneill reg = d * 0x1000 + offset;
675 1.9 jakllsch bsh = sc->sc_bsh_rpconf;
676 1.1 jmcneill } else {
677 1.12 jakllsch reg = (d << 11) | (f << 8) | (offset & 0xff);
678 1.12 jakllsch bsh = sc->sc_bsh_extc[b-1][(offset >> 8) & 0xf];
679 1.12 jakllsch if (bsh == 0)
680 1.7 jakllsch return (pcireg_t) -1;
681 1.1 jmcneill }
682 1.1 jmcneill
683 1.1 jmcneill return bus_space_read_4(sc->sc_bst, bsh, reg);
684 1.1 jmcneill }
685 1.1 jmcneill
686 1.1 jmcneill static void
687 1.1 jmcneill tegra_pcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
688 1.1 jmcneill {
689 1.1 jmcneill struct tegra_pcie_softc *sc = v;
690 1.1 jmcneill bus_space_handle_t bsh;
691 1.1 jmcneill int b, d, f;
692 1.1 jmcneill u_int reg;
693 1.1 jmcneill
694 1.3 msaitoh if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
695 1.3 msaitoh return;
696 1.3 msaitoh
697 1.1 jmcneill tegra_pcie_decompose_tag(v, tag, &b, &d, &f);
698 1.1 jmcneill
699 1.12 jakllsch if (b >= TEGRA_PCIE_NBUS)
700 1.12 jakllsch return;
701 1.12 jakllsch
702 1.1 jmcneill if (b == 0) {
703 1.6 jakllsch if (d >= 2 || f != 0)
704 1.6 jakllsch return;
705 1.1 jmcneill reg = d * 0x1000 + offset;
706 1.9 jakllsch bsh = sc->sc_bsh_rpconf;
707 1.1 jmcneill } else {
708 1.12 jakllsch reg = (d << 11) | (f << 8) | (offset & 0xff);
709 1.12 jakllsch bsh = sc->sc_bsh_extc[b-1][(offset >> 8) & 0xf];
710 1.12 jakllsch if (bsh == 0)
711 1.7 jakllsch return;
712 1.1 jmcneill }
713 1.1 jmcneill
714 1.1 jmcneill bus_space_write_4(sc->sc_bst, bsh, reg, val);
715 1.1 jmcneill }
716 1.1 jmcneill
717 1.1 jmcneill static int
718 1.1 jmcneill tegra_pcie_conf_hook(void *v, int b, int d, int f, pcireg_t id)
719 1.1 jmcneill {
720 1.15 jakllsch return PCI_CONF_DEFAULT & ~PCI_CONF_ENABLE_BM;
721 1.1 jmcneill }
722 1.1 jmcneill
723 1.1 jmcneill static void
724 1.1 jmcneill tegra_pcie_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz,
725 1.1 jmcneill int *ilinep)
726 1.1 jmcneill {
727 1.14 jmcneill *ilinep = 5;
728 1.1 jmcneill }
729 1.1 jmcneill
730 1.1 jmcneill static int
731 1.1 jmcneill tegra_pcie_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ih)
732 1.1 jmcneill {
733 1.1 jmcneill if (pa->pa_intrpin == 0)
734 1.1 jmcneill return EINVAL;
735 1.1 jmcneill *ih = pa->pa_intrpin;
736 1.1 jmcneill return 0;
737 1.1 jmcneill }
738 1.5 jakllsch
739 1.1 jmcneill static const char *
740 1.1 jmcneill tegra_pcie_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
741 1.1 jmcneill {
742 1.1 jmcneill struct tegra_pcie_softc *sc = v;
743 1.1 jmcneill
744 1.1 jmcneill if (ih == PCI_INTERRUPT_PIN_NONE)
745 1.1 jmcneill return NULL;
746 1.1 jmcneill
747 1.14 jmcneill if (!fdtbus_intr_str(sc->sc_phandle, 0, buf, len))
748 1.14 jmcneill return NULL;
749 1.14 jmcneill
750 1.1 jmcneill return buf;
751 1.1 jmcneill }
752 1.1 jmcneill
753 1.1 jmcneill const struct evcnt *
754 1.1 jmcneill tegra_pcie_intr_evcnt(void *v, pci_intr_handle_t ih)
755 1.1 jmcneill {
756 1.1 jmcneill return NULL;
757 1.1 jmcneill }
758 1.1 jmcneill
759 1.16 jmcneill static int
760 1.16 jmcneill tegra_pcie_intr_setattr(void *v, pci_intr_handle_t *ih, int attr, uint64_t data)
761 1.16 jmcneill {
762 1.16 jmcneill switch (attr) {
763 1.16 jmcneill case PCI_INTR_MPSAFE:
764 1.17 jmcneill if (data)
765 1.17 jmcneill *ih |= IH_MPSAFE;
766 1.17 jmcneill else
767 1.17 jmcneill *ih &= ~IH_MPSAFE;
768 1.16 jmcneill return 0;
769 1.16 jmcneill default:
770 1.16 jmcneill return ENODEV;
771 1.16 jmcneill }
772 1.16 jmcneill }
773 1.16 jmcneill
774 1.1 jmcneill static void *
775 1.1 jmcneill tegra_pcie_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
776 1.25 jmcneill int (*callback)(void *), void *arg, const char *xname)
777 1.1 jmcneill {
778 1.1 jmcneill struct tegra_pcie_softc *sc = v;
779 1.1 jmcneill struct tegra_pcie_ih *pcie_ih;
780 1.1 jmcneill
781 1.1 jmcneill if (ih == 0)
782 1.1 jmcneill return NULL;
783 1.1 jmcneill
784 1.1 jmcneill pcie_ih = kmem_alloc(sizeof(*pcie_ih), KM_SLEEP);
785 1.1 jmcneill pcie_ih->ih_callback = callback;
786 1.1 jmcneill pcie_ih->ih_arg = arg;
787 1.1 jmcneill pcie_ih->ih_ipl = ipl;
788 1.17 jmcneill pcie_ih->ih_mpsafe = (ih & IH_MPSAFE) != 0;
789 1.1 jmcneill
790 1.1 jmcneill mutex_enter(&sc->sc_lock);
791 1.1 jmcneill TAILQ_INSERT_TAIL(&sc->sc_intrs, pcie_ih, ih_entry);
792 1.1 jmcneill sc->sc_intrgen++;
793 1.1 jmcneill mutex_exit(&sc->sc_lock);
794 1.1 jmcneill
795 1.1 jmcneill return pcie_ih;
796 1.1 jmcneill }
797 1.1 jmcneill
798 1.1 jmcneill static void
799 1.1 jmcneill tegra_pcie_intr_disestablish(void *v, void *vih)
800 1.1 jmcneill {
801 1.1 jmcneill struct tegra_pcie_softc *sc = v;
802 1.1 jmcneill struct tegra_pcie_ih *pcie_ih = vih;
803 1.1 jmcneill
804 1.1 jmcneill mutex_enter(&sc->sc_lock);
805 1.1 jmcneill TAILQ_REMOVE(&sc->sc_intrs, pcie_ih, ih_entry);
806 1.1 jmcneill mutex_exit(&sc->sc_lock);
807 1.1 jmcneill
808 1.1 jmcneill kmem_free(pcie_ih, sizeof(*pcie_ih));
809 1.1 jmcneill }
810