Home | History | Annotate | Line # | Download | only in nvidia
tegra_pcie.c revision 1.4
      1  1.4  jmcneill /* $NetBSD: tegra_pcie.c,v 1.4 2015/10/15 09:06:04 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include "locators.h"
     30  1.1  jmcneill 
     31  1.1  jmcneill #include <sys/cdefs.h>
     32  1.4  jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_pcie.c,v 1.4 2015/10/15 09:06:04 jmcneill Exp $");
     33  1.1  jmcneill 
     34  1.1  jmcneill #include <sys/param.h>
     35  1.1  jmcneill #include <sys/bus.h>
     36  1.1  jmcneill #include <sys/device.h>
     37  1.1  jmcneill #include <sys/intr.h>
     38  1.1  jmcneill #include <sys/systm.h>
     39  1.1  jmcneill #include <sys/kernel.h>
     40  1.1  jmcneill #include <sys/extent.h>
     41  1.1  jmcneill #include <sys/queue.h>
     42  1.1  jmcneill #include <sys/mutex.h>
     43  1.1  jmcneill #include <sys/kmem.h>
     44  1.1  jmcneill 
     45  1.1  jmcneill #include <arm/cpufunc.h>
     46  1.1  jmcneill 
     47  1.1  jmcneill #include <dev/pci/pcireg.h>
     48  1.1  jmcneill #include <dev/pci/pcivar.h>
     49  1.1  jmcneill #include <dev/pci/pciconf.h>
     50  1.1  jmcneill 
     51  1.1  jmcneill #include <arm/nvidia/tegra_reg.h>
     52  1.1  jmcneill #include <arm/nvidia/tegra_pciereg.h>
     53  1.1  jmcneill #include <arm/nvidia/tegra_var.h>
     54  1.1  jmcneill 
     55  1.1  jmcneill static int	tegra_pcie_match(device_t, cfdata_t, void *);
     56  1.1  jmcneill static void	tegra_pcie_attach(device_t, device_t, void *);
     57  1.1  jmcneill 
     58  1.1  jmcneill struct tegra_pcie_ih {
     59  1.1  jmcneill 	int			(*ih_callback)(void *);
     60  1.1  jmcneill 	void			*ih_arg;
     61  1.1  jmcneill 	int			ih_ipl;
     62  1.1  jmcneill 	TAILQ_ENTRY(tegra_pcie_ih) ih_entry;
     63  1.1  jmcneill };
     64  1.1  jmcneill 
     65  1.1  jmcneill struct tegra_pcie_softc {
     66  1.1  jmcneill 	device_t		sc_dev;
     67  1.1  jmcneill 	bus_dma_tag_t		sc_dmat;
     68  1.1  jmcneill 	bus_space_tag_t		sc_bst;
     69  1.1  jmcneill 	bus_space_handle_t	sc_bsh_afi;
     70  1.1  jmcneill 	bus_space_handle_t	sc_bsh_a1;
     71  1.1  jmcneill 	bus_space_handle_t	sc_bsh_a2;
     72  1.1  jmcneill 	int			sc_intr;
     73  1.1  jmcneill 
     74  1.1  jmcneill 	struct arm32_pci_chipset sc_pc;
     75  1.1  jmcneill 
     76  1.1  jmcneill 	void			*sc_ih;
     77  1.1  jmcneill 
     78  1.1  jmcneill 	kmutex_t		sc_lock;
     79  1.1  jmcneill 
     80  1.1  jmcneill 	TAILQ_HEAD(, tegra_pcie_ih) sc_intrs;
     81  1.1  jmcneill 	u_int			sc_intrgen;
     82  1.1  jmcneill };
     83  1.1  jmcneill 
     84  1.1  jmcneill static int	tegra_pcie_intr(void *);
     85  1.1  jmcneill static void	tegra_pcie_init(pci_chipset_tag_t, void *);
     86  1.1  jmcneill static void	tegra_pcie_enable(struct tegra_pcie_softc *);
     87  1.1  jmcneill 
     88  1.1  jmcneill static void	tegra_pcie_attach_hook(device_t, device_t,
     89  1.1  jmcneill 				       struct pcibus_attach_args *);
     90  1.1  jmcneill static int	tegra_pcie_bus_maxdevs(void *, int);
     91  1.1  jmcneill static pcitag_t	tegra_pcie_make_tag(void *, int, int, int);
     92  1.1  jmcneill static void	tegra_pcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
     93  1.1  jmcneill static pcireg_t	tegra_pcie_conf_read(void *, pcitag_t, int);
     94  1.1  jmcneill static void	tegra_pcie_conf_write(void *, pcitag_t, int, pcireg_t);
     95  1.1  jmcneill static int	tegra_pcie_conf_hook(void *, int, int, int, pcireg_t);
     96  1.1  jmcneill static void	tegra_pcie_conf_interrupt(void *, int, int, int, int, int *);
     97  1.1  jmcneill 
     98  1.1  jmcneill static int	tegra_pcie_intr_map(const struct pci_attach_args *,
     99  1.1  jmcneill 				    pci_intr_handle_t *);
    100  1.1  jmcneill static const char *tegra_pcie_intr_string(void *, pci_intr_handle_t,
    101  1.1  jmcneill 					  char *, size_t);
    102  1.1  jmcneill const struct evcnt *tegra_pcie_intr_evcnt(void *, pci_intr_handle_t);
    103  1.1  jmcneill static void *	tegra_pcie_intr_establish(void *, pci_intr_handle_t,
    104  1.1  jmcneill 					 int, int (*)(void *), void *);
    105  1.1  jmcneill static void	tegra_pcie_intr_disestablish(void *, void *);
    106  1.1  jmcneill 
    107  1.1  jmcneill CFATTACH_DECL_NEW(tegra_pcie, sizeof(struct tegra_pcie_softc),
    108  1.1  jmcneill 	tegra_pcie_match, tegra_pcie_attach, NULL, NULL);
    109  1.1  jmcneill 
    110  1.1  jmcneill static int
    111  1.1  jmcneill tegra_pcie_match(device_t parent, cfdata_t cf, void *aux)
    112  1.1  jmcneill {
    113  1.1  jmcneill 	return 1;
    114  1.1  jmcneill }
    115  1.1  jmcneill 
    116  1.1  jmcneill static void
    117  1.1  jmcneill tegra_pcie_attach(device_t parent, device_t self, void *aux)
    118  1.1  jmcneill {
    119  1.1  jmcneill 	struct tegra_pcie_softc * const sc = device_private(self);
    120  1.1  jmcneill 	struct tegraio_attach_args * const tio = aux;
    121  1.1  jmcneill 	const struct tegra_locators * const loc = &tio->tio_loc;
    122  1.1  jmcneill 	struct extent *memext, *pmemext;
    123  1.1  jmcneill 	struct pcibus_attach_args pba;
    124  1.1  jmcneill 	int error;
    125  1.1  jmcneill 
    126  1.1  jmcneill 	sc->sc_dev = self;
    127  1.2  jmcneill #if notyet
    128  1.1  jmcneill 	sc->sc_dmat = tio->tio_coherent_dmat;
    129  1.2  jmcneill #else
    130  1.2  jmcneill 	sc->sc_dmat = tio->tio_dmat;
    131  1.2  jmcneill #endif
    132  1.1  jmcneill 	sc->sc_bst = tio->tio_bst;
    133  1.1  jmcneill 	sc->sc_intr = loc->loc_intr;
    134  1.1  jmcneill 	if (bus_space_map(sc->sc_bst, TEGRA_PCIE_AFI_BASE, TEGRA_PCIE_AFI_SIZE,
    135  1.1  jmcneill 	    0, &sc->sc_bsh_afi) != 0)
    136  1.1  jmcneill 		panic("couldn't map PCIE AFI");
    137  1.1  jmcneill 	if (bus_space_map(sc->sc_bst, TEGRA_PCIE_A1_BASE, TEGRA_PCIE_A1_SIZE,
    138  1.1  jmcneill 	    0, &sc->sc_bsh_a1) != 0)
    139  1.1  jmcneill 		panic("couldn't map PCIE A1");
    140  1.1  jmcneill 	if (bus_space_map(sc->sc_bst, TEGRA_PCIE_A2_BASE, TEGRA_PCIE_A2_SIZE,
    141  1.1  jmcneill 	    0, &sc->sc_bsh_a2) != 0)
    142  1.1  jmcneill 		panic("couldn't map PCIE A2");
    143  1.1  jmcneill 
    144  1.1  jmcneill 	TAILQ_INIT(&sc->sc_intrs);
    145  1.1  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
    146  1.1  jmcneill 
    147  1.1  jmcneill 	aprint_naive("\n");
    148  1.1  jmcneill 	aprint_normal(": PCIE\n");
    149  1.1  jmcneill 
    150  1.1  jmcneill 	sc->sc_ih = intr_establish(loc->loc_intr, IPL_VM, IST_LEVEL,
    151  1.1  jmcneill 	    tegra_pcie_intr, sc);
    152  1.1  jmcneill 	if (sc->sc_ih == NULL) {
    153  1.1  jmcneill 		aprint_error_dev(self, "failed to establish interrupt %d\n",
    154  1.1  jmcneill 		    loc->loc_intr);
    155  1.1  jmcneill 		return;
    156  1.1  jmcneill 	}
    157  1.1  jmcneill 	aprint_normal_dev(self, "interrupting on irq %d\n", loc->loc_intr);
    158  1.1  jmcneill 
    159  1.1  jmcneill 	tegra_pcie_init(&sc->sc_pc, sc);
    160  1.1  jmcneill 
    161  1.1  jmcneill 	memext = extent_create("pcimem", TEGRA_PCIE_MEM_BASE,
    162  1.1  jmcneill 	    TEGRA_PCIE_MEM_BASE + TEGRA_PCIE_MEM_SIZE - 1,
    163  1.1  jmcneill 	    NULL, 0, EX_NOWAIT);
    164  1.1  jmcneill 	pmemext = extent_create("pcipmem", TEGRA_PCIE_PMEM_BASE,
    165  1.1  jmcneill 	    TEGRA_PCIE_PMEM_BASE + TEGRA_PCIE_PMEM_SIZE - 1,
    166  1.1  jmcneill 	    NULL, 0, EX_NOWAIT);
    167  1.1  jmcneill 
    168  1.1  jmcneill 	error = pci_configure_bus(&sc->sc_pc, NULL, memext, pmemext, 0,
    169  1.1  jmcneill 	    arm_dcache_align);
    170  1.1  jmcneill 
    171  1.1  jmcneill 	extent_destroy(memext);
    172  1.1  jmcneill 	extent_destroy(pmemext);
    173  1.1  jmcneill 
    174  1.1  jmcneill 	if (error) {
    175  1.1  jmcneill 		aprint_error_dev(self, "configuration failed (%d)\n",
    176  1.1  jmcneill 		    error);
    177  1.1  jmcneill 		return;
    178  1.1  jmcneill 	}
    179  1.1  jmcneill 
    180  1.1  jmcneill 	tegra_pcie_enable(sc);
    181  1.1  jmcneill 
    182  1.1  jmcneill 	memset(&pba, 0, sizeof(pba));
    183  1.1  jmcneill 	pba.pba_flags = PCI_FLAGS_MRL_OKAY |
    184  1.1  jmcneill 			PCI_FLAGS_MRM_OKAY |
    185  1.1  jmcneill 			PCI_FLAGS_MWI_OKAY |
    186  1.1  jmcneill 			PCI_FLAGS_MEM_OKAY;
    187  1.1  jmcneill 	pba.pba_memt = sc->sc_bst;
    188  1.1  jmcneill 	pba.pba_dmat = sc->sc_dmat;
    189  1.1  jmcneill 	pba.pba_pc = &sc->sc_pc;
    190  1.1  jmcneill 	pba.pba_bus = 0;
    191  1.1  jmcneill 
    192  1.1  jmcneill 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    193  1.1  jmcneill }
    194  1.1  jmcneill 
    195  1.1  jmcneill static int
    196  1.4  jmcneill tegra_pcie_legacy_intr(struct tegra_pcie_softc *sc)
    197  1.1  jmcneill {
    198  1.4  jmcneill 	const uint32_t msg = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
    199  1.4  jmcneill 	    AFI_MSG_REG);
    200  1.1  jmcneill 	struct tegra_pcie_ih *pcie_ih;
    201  1.4  jmcneill 	int rv = 0;
    202  1.1  jmcneill 
    203  1.4  jmcneill 	if (msg & (AFI_MSG_INT0|AFI_MSG_INT1)) {
    204  1.1  jmcneill 		mutex_enter(&sc->sc_lock);
    205  1.1  jmcneill 		const u_int lastgen = sc->sc_intrgen;
    206  1.1  jmcneill 		TAILQ_FOREACH(pcie_ih, &sc->sc_intrs, ih_entry) {
    207  1.1  jmcneill 			int (*callback)(void *) = pcie_ih->ih_callback;
    208  1.1  jmcneill 			void *arg = pcie_ih->ih_arg;
    209  1.1  jmcneill 			mutex_exit(&sc->sc_lock);
    210  1.4  jmcneill 			rv += callback(arg);
    211  1.1  jmcneill 			mutex_enter(&sc->sc_lock);
    212  1.1  jmcneill 			if (lastgen != sc->sc_intrgen)
    213  1.1  jmcneill 				break;
    214  1.1  jmcneill 		}
    215  1.1  jmcneill 		mutex_exit(&sc->sc_lock);
    216  1.4  jmcneill 	} else if (msg & (AFI_MSG_PM_PME0|AFI_MSG_PM_PME1)) {
    217  1.4  jmcneill 		device_printf(sc->sc_dev, "PM PME message; AFI_MSG=%08x\n",
    218  1.4  jmcneill 		    msg);
    219  1.4  jmcneill 	} else {
    220  1.4  jmcneill 		bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_MSG_REG, msg);
    221  1.4  jmcneill 		rv = 1;
    222  1.4  jmcneill 	}
    223  1.4  jmcneill 
    224  1.4  jmcneill 	return rv;
    225  1.4  jmcneill }
    226  1.4  jmcneill 
    227  1.4  jmcneill static int
    228  1.4  jmcneill tegra_pcie_intr(void *priv)
    229  1.4  jmcneill {
    230  1.4  jmcneill 	struct tegra_pcie_softc *sc = priv;
    231  1.4  jmcneill 
    232  1.4  jmcneill 	const uint32_t code = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
    233  1.4  jmcneill 	    AFI_INTR_CODE_REG);
    234  1.4  jmcneill 	const uint32_t sig = bus_space_read_4(sc->sc_bst, sc->sc_bsh_afi,
    235  1.4  jmcneill 	    AFI_INTR_SIGNATURE_REG);
    236  1.4  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_INTR_CODE_REG, 0);
    237  1.4  jmcneill 
    238  1.4  jmcneill 	switch (__SHIFTOUT(code, AFI_INTR_CODE_INT_CODE)) {
    239  1.4  jmcneill 	case AFI_INTR_CODE_SM_MSG:
    240  1.4  jmcneill 		return tegra_pcie_legacy_intr(sc);
    241  1.1  jmcneill 	default:
    242  1.1  jmcneill 		device_printf(sc->sc_dev, "intr: code %#x sig %#x\n",
    243  1.1  jmcneill 		    code, sig);
    244  1.1  jmcneill 		return 1;
    245  1.1  jmcneill 	}
    246  1.1  jmcneill }
    247  1.1  jmcneill 
    248  1.1  jmcneill static void
    249  1.1  jmcneill tegra_pcie_enable(struct tegra_pcie_softc *sc)
    250  1.1  jmcneill {
    251  1.4  jmcneill 	/* disable MSI */
    252  1.4  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
    253  1.4  jmcneill 	    AFI_MSI_BAR_SZ_REG, 0);
    254  1.4  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
    255  1.4  jmcneill 	    AFI_MSI_FPCI_BAR_ST_REG, 0);
    256  1.4  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
    257  1.4  jmcneill 	    AFI_MSI_AXI_BAR_ST_REG, 0);
    258  1.4  jmcneill 
    259  1.1  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
    260  1.1  jmcneill 	    AFI_SM_INTR_ENABLE_REG, 0xffffffff);
    261  1.1  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
    262  1.1  jmcneill 	    AFI_AFI_INTR_ENABLE_REG, 0);
    263  1.1  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi, AFI_INTR_CODE_REG, 0);
    264  1.1  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_afi,
    265  1.1  jmcneill 	    AFI_INTR_MASK_REG, AFI_INTR_MASK_INT);
    266  1.1  jmcneill }
    267  1.1  jmcneill 
    268  1.1  jmcneill void
    269  1.1  jmcneill tegra_pcie_init(pci_chipset_tag_t pc, void *priv)
    270  1.1  jmcneill {
    271  1.1  jmcneill 	pc->pc_conf_v = priv;
    272  1.1  jmcneill 	pc->pc_attach_hook = tegra_pcie_attach_hook;
    273  1.1  jmcneill 	pc->pc_bus_maxdevs = tegra_pcie_bus_maxdevs;
    274  1.1  jmcneill 	pc->pc_make_tag = tegra_pcie_make_tag;
    275  1.1  jmcneill 	pc->pc_decompose_tag = tegra_pcie_decompose_tag;
    276  1.1  jmcneill 	pc->pc_conf_read = tegra_pcie_conf_read;
    277  1.1  jmcneill 	pc->pc_conf_write = tegra_pcie_conf_write;
    278  1.1  jmcneill 	pc->pc_conf_hook = tegra_pcie_conf_hook;
    279  1.1  jmcneill 	pc->pc_conf_interrupt = tegra_pcie_conf_interrupt;
    280  1.1  jmcneill 
    281  1.1  jmcneill 	pc->pc_intr_v = priv;
    282  1.1  jmcneill 	pc->pc_intr_map = tegra_pcie_intr_map;
    283  1.1  jmcneill 	pc->pc_intr_string = tegra_pcie_intr_string;
    284  1.1  jmcneill 	pc->pc_intr_evcnt = tegra_pcie_intr_evcnt;
    285  1.1  jmcneill 	pc->pc_intr_establish = tegra_pcie_intr_establish;
    286  1.1  jmcneill 	pc->pc_intr_disestablish = tegra_pcie_intr_disestablish;
    287  1.1  jmcneill }
    288  1.1  jmcneill 
    289  1.1  jmcneill static void
    290  1.1  jmcneill tegra_pcie_attach_hook(device_t parent, device_t self,
    291  1.1  jmcneill     struct pcibus_attach_args *pba)
    292  1.1  jmcneill {
    293  1.1  jmcneill }
    294  1.1  jmcneill 
    295  1.1  jmcneill static int
    296  1.1  jmcneill tegra_pcie_bus_maxdevs(void *v, int busno)
    297  1.1  jmcneill {
    298  1.1  jmcneill 	return busno == 0 ? 2 : 32;
    299  1.1  jmcneill }
    300  1.1  jmcneill 
    301  1.1  jmcneill static pcitag_t
    302  1.1  jmcneill tegra_pcie_make_tag(void *v, int b, int d, int f)
    303  1.1  jmcneill {
    304  1.1  jmcneill 	return (b << 16) | (d << 11) | (f << 8);
    305  1.1  jmcneill }
    306  1.1  jmcneill 
    307  1.1  jmcneill static void
    308  1.1  jmcneill tegra_pcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
    309  1.1  jmcneill {
    310  1.1  jmcneill 	if (bp)
    311  1.1  jmcneill 		*bp = (tag >> 16) & 0xff;
    312  1.1  jmcneill 	if (dp)
    313  1.1  jmcneill 		*dp = (tag >> 11) & 0x1f;
    314  1.1  jmcneill 	if (fp)
    315  1.1  jmcneill 		*fp = (tag >> 8) & 0x7;
    316  1.1  jmcneill }
    317  1.1  jmcneill 
    318  1.1  jmcneill static pcireg_t
    319  1.1  jmcneill tegra_pcie_conf_read(void *v, pcitag_t tag, int offset)
    320  1.1  jmcneill {
    321  1.1  jmcneill 	struct tegra_pcie_softc *sc = v;
    322  1.1  jmcneill 	bus_space_handle_t bsh;
    323  1.1  jmcneill 	int b, d, f;
    324  1.1  jmcneill 	u_int reg;
    325  1.1  jmcneill 
    326  1.3   msaitoh 	if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
    327  1.3   msaitoh 		return (pcireg_t) -1;
    328  1.3   msaitoh 
    329  1.1  jmcneill 	tegra_pcie_decompose_tag(v, tag, &b, &d, &f);
    330  1.1  jmcneill 
    331  1.1  jmcneill 	if (b == 0) {
    332  1.1  jmcneill 		reg = d * 0x1000 + offset;
    333  1.1  jmcneill 		bsh = sc->sc_bsh_a1;
    334  1.1  jmcneill 	} else {
    335  1.1  jmcneill 		reg = tag | offset;
    336  1.1  jmcneill 		bsh = sc->sc_bsh_a2;
    337  1.1  jmcneill 	}
    338  1.1  jmcneill 
    339  1.1  jmcneill 	return bus_space_read_4(sc->sc_bst, bsh, reg);
    340  1.1  jmcneill }
    341  1.1  jmcneill 
    342  1.1  jmcneill static void
    343  1.1  jmcneill tegra_pcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
    344  1.1  jmcneill {
    345  1.1  jmcneill 	struct tegra_pcie_softc *sc = v;
    346  1.1  jmcneill 	bus_space_handle_t bsh;
    347  1.1  jmcneill 	int b, d, f;
    348  1.1  jmcneill 	u_int reg;
    349  1.1  jmcneill 
    350  1.3   msaitoh 	if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
    351  1.3   msaitoh 		return;
    352  1.3   msaitoh 
    353  1.1  jmcneill 	tegra_pcie_decompose_tag(v, tag, &b, &d, &f);
    354  1.1  jmcneill 
    355  1.1  jmcneill 	if (b == 0) {
    356  1.1  jmcneill 		reg = d * 0x1000 + offset;
    357  1.1  jmcneill 		bsh = sc->sc_bsh_a1;
    358  1.1  jmcneill 	} else {
    359  1.1  jmcneill 		reg = tag | offset;
    360  1.1  jmcneill 		bsh = sc->sc_bsh_a2;
    361  1.1  jmcneill 	}
    362  1.1  jmcneill 
    363  1.1  jmcneill 	bus_space_write_4(sc->sc_bst, bsh, reg, val);
    364  1.1  jmcneill }
    365  1.1  jmcneill 
    366  1.1  jmcneill static int
    367  1.1  jmcneill tegra_pcie_conf_hook(void *v, int b, int d, int f, pcireg_t id)
    368  1.1  jmcneill {
    369  1.1  jmcneill 	return PCI_CONF_ENABLE_MEM | PCI_CONF_MAP_MEM | PCI_CONF_ENABLE_BM;
    370  1.1  jmcneill }
    371  1.1  jmcneill 
    372  1.1  jmcneill static void
    373  1.1  jmcneill tegra_pcie_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz,
    374  1.1  jmcneill     int *ilinep)
    375  1.1  jmcneill {
    376  1.1  jmcneill 	*ilinep = 5;
    377  1.1  jmcneill }
    378  1.1  jmcneill 
    379  1.1  jmcneill static int
    380  1.1  jmcneill tegra_pcie_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ih)
    381  1.1  jmcneill {
    382  1.1  jmcneill 	if (pa->pa_intrpin == 0)
    383  1.1  jmcneill 		return EINVAL;
    384  1.1  jmcneill 	*ih = pa->pa_intrpin;
    385  1.1  jmcneill 	return 0;
    386  1.1  jmcneill }
    387  1.1  jmcneill 
    388  1.1  jmcneill static const char *
    389  1.1  jmcneill tegra_pcie_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
    390  1.1  jmcneill {
    391  1.1  jmcneill 	struct tegra_pcie_softc *sc = v;
    392  1.1  jmcneill 
    393  1.1  jmcneill 	if (ih == PCI_INTERRUPT_PIN_NONE)
    394  1.1  jmcneill 		return NULL;
    395  1.1  jmcneill 
    396  1.1  jmcneill 	snprintf(buf, len, "irq %d", sc->sc_intr);
    397  1.1  jmcneill 	return buf;
    398  1.1  jmcneill }
    399  1.1  jmcneill 
    400  1.1  jmcneill const struct evcnt *
    401  1.1  jmcneill tegra_pcie_intr_evcnt(void *v, pci_intr_handle_t ih)
    402  1.1  jmcneill {
    403  1.1  jmcneill 	return NULL;
    404  1.1  jmcneill }
    405  1.1  jmcneill 
    406  1.1  jmcneill static void *
    407  1.1  jmcneill tegra_pcie_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
    408  1.1  jmcneill     int (*callback)(void *), void *arg)
    409  1.1  jmcneill {
    410  1.1  jmcneill 	struct tegra_pcie_softc *sc = v;
    411  1.1  jmcneill 	struct tegra_pcie_ih *pcie_ih;
    412  1.1  jmcneill 
    413  1.1  jmcneill 	if (ih == 0)
    414  1.1  jmcneill 		return NULL;
    415  1.1  jmcneill 
    416  1.1  jmcneill 	pcie_ih = kmem_alloc(sizeof(*pcie_ih), KM_SLEEP);
    417  1.1  jmcneill 	pcie_ih->ih_callback = callback;
    418  1.1  jmcneill 	pcie_ih->ih_arg = arg;
    419  1.1  jmcneill 	pcie_ih->ih_ipl = ipl;
    420  1.1  jmcneill 
    421  1.1  jmcneill 	mutex_enter(&sc->sc_lock);
    422  1.1  jmcneill 	TAILQ_INSERT_TAIL(&sc->sc_intrs, pcie_ih, ih_entry);
    423  1.1  jmcneill 	sc->sc_intrgen++;
    424  1.1  jmcneill 	mutex_exit(&sc->sc_lock);
    425  1.1  jmcneill 
    426  1.1  jmcneill 	return pcie_ih;
    427  1.1  jmcneill }
    428  1.1  jmcneill 
    429  1.1  jmcneill static void
    430  1.1  jmcneill tegra_pcie_intr_disestablish(void *v, void *vih)
    431  1.1  jmcneill {
    432  1.1  jmcneill 	struct tegra_pcie_softc *sc = v;
    433  1.1  jmcneill 	struct tegra_pcie_ih *pcie_ih = vih;
    434  1.1  jmcneill 
    435  1.1  jmcneill 	mutex_enter(&sc->sc_lock);
    436  1.1  jmcneill 	TAILQ_REMOVE(&sc->sc_intrs, pcie_ih, ih_entry);
    437  1.1  jmcneill 	mutex_exit(&sc->sc_lock);
    438  1.1  jmcneill 
    439  1.1  jmcneill 	kmem_free(pcie_ih, sizeof(*pcie_ih));
    440  1.1  jmcneill }
    441