Home | History | Annotate | Line # | Download | only in nvidia
tegra_pmc.c revision 1.11
      1  1.11  jmcneill /* $NetBSD: tegra_pmc.c,v 1.11 2017/07/20 01:46:15 jmcneill Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill #include <sys/cdefs.h>
     30  1.11  jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_pmc.c,v 1.11 2017/07/20 01:46:15 jmcneill Exp $");
     31   1.1  jmcneill 
     32   1.1  jmcneill #include <sys/param.h>
     33   1.1  jmcneill #include <sys/bus.h>
     34   1.1  jmcneill #include <sys/device.h>
     35   1.1  jmcneill #include <sys/intr.h>
     36   1.1  jmcneill #include <sys/systm.h>
     37   1.1  jmcneill #include <sys/kernel.h>
     38   1.1  jmcneill 
     39   1.1  jmcneill #include <arm/nvidia/tegra_reg.h>
     40   1.1  jmcneill #include <arm/nvidia/tegra_pmcreg.h>
     41   1.1  jmcneill #include <arm/nvidia/tegra_var.h>
     42   1.1  jmcneill 
     43   1.8  jmcneill #include <dev/fdt/fdtvar.h>
     44   1.8  jmcneill 
     45   1.1  jmcneill static int	tegra_pmc_match(device_t, cfdata_t, void *);
     46   1.1  jmcneill static void	tegra_pmc_attach(device_t, device_t, void *);
     47   1.1  jmcneill 
     48   1.1  jmcneill struct tegra_pmc_softc {
     49   1.1  jmcneill 	device_t		sc_dev;
     50   1.1  jmcneill 	bus_space_tag_t		sc_bst;
     51   1.1  jmcneill 	bus_space_handle_t	sc_bsh;
     52   1.1  jmcneill };
     53   1.1  jmcneill 
     54   1.1  jmcneill static struct tegra_pmc_softc *pmc_softc = NULL;
     55   1.1  jmcneill 
     56   1.1  jmcneill CFATTACH_DECL_NEW(tegra_pmc, sizeof(struct tegra_pmc_softc),
     57   1.1  jmcneill 	tegra_pmc_match, tegra_pmc_attach, NULL, NULL);
     58   1.1  jmcneill 
     59   1.1  jmcneill static int
     60   1.1  jmcneill tegra_pmc_match(device_t parent, cfdata_t cf, void *aux)
     61   1.1  jmcneill {
     62  1.10  jmcneill 	const char * const compatible[] = {
     63  1.10  jmcneill 		"nvidia,tegra210-pmc",
     64  1.10  jmcneill 		"nvidia,tegra124-pmc",
     65  1.10  jmcneill 		NULL
     66  1.10  jmcneill 	};
     67   1.8  jmcneill 	struct fdt_attach_args * const faa = aux;
     68   1.8  jmcneill 
     69   1.8  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
     70   1.1  jmcneill }
     71   1.1  jmcneill 
     72   1.1  jmcneill static void
     73   1.1  jmcneill tegra_pmc_attach(device_t parent, device_t self, void *aux)
     74   1.1  jmcneill {
     75   1.1  jmcneill 	struct tegra_pmc_softc * const sc = device_private(self);
     76   1.8  jmcneill 	struct fdt_attach_args * const faa = aux;
     77   1.8  jmcneill 	bus_addr_t addr;
     78   1.8  jmcneill 	bus_size_t size;
     79   1.8  jmcneill 	int error;
     80   1.8  jmcneill 
     81   1.8  jmcneill 	if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
     82   1.8  jmcneill 		aprint_error(": couldn't get registers\n");
     83   1.8  jmcneill 		return;
     84   1.8  jmcneill 	}
     85   1.1  jmcneill 
     86   1.1  jmcneill 	sc->sc_dev = self;
     87   1.8  jmcneill 	sc->sc_bst = faa->faa_bst;
     88   1.8  jmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
     89   1.8  jmcneill 	if (error) {
     90   1.8  jmcneill 		aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
     91   1.8  jmcneill 		return;
     92   1.8  jmcneill 	}
     93   1.1  jmcneill 
     94   1.1  jmcneill 	KASSERT(pmc_softc == NULL);
     95   1.1  jmcneill 	pmc_softc = sc;
     96   1.1  jmcneill 
     97   1.1  jmcneill 	aprint_naive("\n");
     98   1.1  jmcneill 	aprint_normal(": PMC\n");
     99   1.1  jmcneill }
    100   1.1  jmcneill 
    101   1.3  jmcneill static void
    102   1.3  jmcneill tegra_pmc_get_bs(bus_space_tag_t *pbst, bus_space_handle_t *pbsh)
    103   1.3  jmcneill {
    104   1.3  jmcneill 	if (pmc_softc) {
    105   1.3  jmcneill 		*pbst = pmc_softc->sc_bst;
    106   1.3  jmcneill 		*pbsh = pmc_softc->sc_bsh;
    107   1.3  jmcneill 	} else {
    108   1.3  jmcneill 		*pbst = &armv7_generic_bs_tag;
    109   1.3  jmcneill 		bus_space_subregion(*pbst, tegra_apb_bsh,
    110   1.3  jmcneill 		    TEGRA_PMC_OFFSET, TEGRA_PMC_SIZE, pbsh);
    111   1.3  jmcneill 	}
    112   1.3  jmcneill }
    113   1.3  jmcneill 
    114   1.1  jmcneill void
    115   1.1  jmcneill tegra_pmc_reset(void)
    116   1.1  jmcneill {
    117   1.1  jmcneill 	bus_space_tag_t bst;
    118   1.1  jmcneill 	bus_space_handle_t bsh;
    119   1.1  jmcneill 	uint32_t cntrl;
    120   1.1  jmcneill 
    121   1.3  jmcneill 	tegra_pmc_get_bs(&bst, &bsh);
    122   1.1  jmcneill 
    123   1.1  jmcneill 	cntrl = bus_space_read_4(bst, bsh, PMC_CNTRL_0_REG);
    124   1.1  jmcneill 	cntrl |= PMC_CNTRL_0_MAIN_RST;
    125   1.1  jmcneill 	bus_space_write_4(bst, bsh, PMC_CNTRL_0_REG, cntrl);
    126   1.1  jmcneill 
    127   1.1  jmcneill 	for (;;) {
    128   1.1  jmcneill 		__asm("wfi");
    129   1.1  jmcneill 	}
    130   1.1  jmcneill }
    131   1.3  jmcneill 
    132   1.3  jmcneill void
    133   1.3  jmcneill tegra_pmc_power(u_int partid, bool enable)
    134   1.3  jmcneill {
    135   1.3  jmcneill 	bus_space_tag_t bst;
    136   1.3  jmcneill 	bus_space_handle_t bsh;
    137   1.6  jmcneill 	uint32_t status, toggle;
    138   1.3  jmcneill 	bool state;
    139   1.6  jmcneill 	int retry = 10000;
    140   1.3  jmcneill 
    141   1.3  jmcneill 	tegra_pmc_get_bs(&bst, &bsh);
    142   1.3  jmcneill 
    143   1.3  jmcneill 	status = bus_space_read_4(bst, bsh, PMC_PWRGATE_STATUS_0_REG);
    144   1.3  jmcneill 	state = !!(status & __BIT(partid));
    145   1.3  jmcneill 	if (state == enable)
    146   1.3  jmcneill 		return;
    147   1.3  jmcneill 
    148   1.6  jmcneill 	while (--retry > 0) {
    149   1.6  jmcneill 		toggle = bus_space_read_4(bst, bsh, PMC_PWRGATE_TOGGLE_0_REG);
    150   1.6  jmcneill 		if ((toggle & PMC_PWRGATE_TOGGLE_0_START) == 0)
    151   1.6  jmcneill 			break;
    152   1.6  jmcneill 		delay(1);
    153   1.6  jmcneill 	}
    154   1.6  jmcneill 	if (retry == 0) {
    155   1.6  jmcneill 		printf("ERROR: Couldn't enable PMC partition %#x\n", partid);
    156   1.6  jmcneill 		return;
    157   1.6  jmcneill 	}
    158   1.6  jmcneill 
    159   1.3  jmcneill 	bus_space_write_4(bst, bsh, PMC_PWRGATE_TOGGLE_0_REG,
    160   1.3  jmcneill 	    __SHIFTIN(partid, PMC_PWRGATE_TOGGLE_0_PARTID) |
    161   1.3  jmcneill 	    PMC_PWRGATE_TOGGLE_0_START);
    162   1.3  jmcneill }
    163   1.4  jmcneill 
    164   1.4  jmcneill void
    165   1.4  jmcneill tegra_pmc_remove_clamping(u_int partid)
    166   1.4  jmcneill {
    167   1.4  jmcneill 	bus_space_tag_t bst;
    168   1.4  jmcneill 	bus_space_handle_t bsh;
    169   1.4  jmcneill 
    170   1.4  jmcneill 	tegra_pmc_get_bs(&bst, &bsh);
    171   1.4  jmcneill 
    172   1.9  jmcneill 	if (partid == PMC_PARTID_TD) {
    173   1.7  jmcneill 		/*
    174   1.9  jmcneill 		 * On Tegra124 and later, the GPU power clamping is
    175   1.9  jmcneill 		 * controlled by a separate register
    176   1.7  jmcneill 		 */
    177  1.11  jmcneill 		bus_space_write_4(bst, bsh, PMC_GPU_RG_CNTRL_REG, 0);
    178  1.11  jmcneill 		return;
    179   1.7  jmcneill 	}
    180   1.7  jmcneill 
    181   1.4  jmcneill 	bus_space_write_4(bst, bsh, PMC_REMOVE_CLAMPING_CMD_0_REG,
    182   1.4  jmcneill 	    __BIT(partid));
    183   1.4  jmcneill }
    184   1.5  jmcneill 
    185   1.5  jmcneill void
    186   1.5  jmcneill tegra_pmc_hdmi_enable(void)
    187   1.5  jmcneill {
    188   1.5  jmcneill 	bus_space_tag_t bst;
    189   1.5  jmcneill 	bus_space_handle_t bsh;
    190   1.5  jmcneill 
    191   1.5  jmcneill 	tegra_pmc_get_bs(&bst, &bsh);
    192   1.5  jmcneill 
    193   1.5  jmcneill 	tegra_reg_set_clear(bst, bsh, PMC_IO_DPD_STATUS_REG,
    194   1.5  jmcneill 	    0, PMC_IO_DPD_STATUS_HDMI);
    195   1.5  jmcneill 	tegra_reg_set_clear(bst, bsh, PMC_IO_DPD2_STATUS_REG,
    196   1.5  jmcneill 	    0, PMC_IO_DPD2_STATUS_HV);
    197   1.5  jmcneill }
    198