tegra_timer.c revision 1.1 1 1.1 jmcneill /* $NetBSD: tegra_timer.c,v 1.1 2015/05/30 13:25:55 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_timer.c,v 1.1 2015/05/30 13:25:55 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill #include <sys/wdog.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/sysmon/sysmonvar.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
43 1.1 jmcneill #include <arm/nvidia/tegra_timerreg.h>
44 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
45 1.1 jmcneill
46 1.1 jmcneill #define TEGRA_TIMER_WDOG_PERIOD_DEFAULT 10
47 1.1 jmcneill
48 1.1 jmcneill static int tegra_timer_match(device_t, cfdata_t, void *);
49 1.1 jmcneill static void tegra_timer_attach(device_t, device_t, void *);
50 1.1 jmcneill
51 1.1 jmcneill struct tegra_timer_softc {
52 1.1 jmcneill device_t sc_dev;
53 1.1 jmcneill bus_space_tag_t sc_bst;
54 1.1 jmcneill bus_space_handle_t sc_bsh;
55 1.1 jmcneill
56 1.1 jmcneill struct sysmon_wdog sc_smw;
57 1.1 jmcneill };
58 1.1 jmcneill
59 1.1 jmcneill static int tegra_timer_wdt_setmode(struct sysmon_wdog *);
60 1.1 jmcneill static int tegra_timer_wdt_tickle(struct sysmon_wdog *);
61 1.1 jmcneill
62 1.1 jmcneill CFATTACH_DECL_NEW(tegra_timer, sizeof(struct tegra_timer_softc),
63 1.1 jmcneill tegra_timer_match, tegra_timer_attach, NULL, NULL);
64 1.1 jmcneill
65 1.1 jmcneill #define TIMER_READ(sc, reg) \
66 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
67 1.1 jmcneill #define TIMER_WRITE(sc, reg, val) \
68 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
69 1.1 jmcneill #define TIMER_SET_CLEAR(sc, reg, set, clr) \
70 1.1 jmcneill tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
71 1.1 jmcneill
72 1.1 jmcneill static int
73 1.1 jmcneill tegra_timer_match(device_t parent, cfdata_t cf, void *aux)
74 1.1 jmcneill {
75 1.1 jmcneill return 1;
76 1.1 jmcneill }
77 1.1 jmcneill
78 1.1 jmcneill static void
79 1.1 jmcneill tegra_timer_attach(device_t parent, device_t self, void *aux)
80 1.1 jmcneill {
81 1.1 jmcneill struct tegra_timer_softc * const sc = device_private(self);
82 1.1 jmcneill struct tegraio_attach_args * const tio = aux;
83 1.1 jmcneill const struct tegra_locators * const loc = &tio->tio_loc;
84 1.1 jmcneill
85 1.1 jmcneill sc->sc_dev = self;
86 1.1 jmcneill sc->sc_bst = tio->tio_bst;
87 1.1 jmcneill bus_space_subregion(tio->tio_bst, tio->tio_bsh,
88 1.1 jmcneill loc->loc_offset, loc->loc_size, &sc->sc_bsh);
89 1.1 jmcneill
90 1.1 jmcneill aprint_naive("\n");
91 1.1 jmcneill aprint_normal(": Timers\n");
92 1.1 jmcneill
93 1.1 jmcneill sc->sc_smw.smw_name = device_xname(self);
94 1.1 jmcneill sc->sc_smw.smw_cookie = sc;
95 1.1 jmcneill sc->sc_smw.smw_setmode = tegra_timer_wdt_setmode;
96 1.1 jmcneill sc->sc_smw.smw_tickle = tegra_timer_wdt_tickle;
97 1.1 jmcneill sc->sc_smw.smw_period = TEGRA_TIMER_WDOG_PERIOD_DEFAULT;
98 1.1 jmcneill
99 1.1 jmcneill aprint_normal_dev(self, "default watchdog period is %u seconds\n",
100 1.1 jmcneill sc->sc_smw.smw_period);
101 1.1 jmcneill
102 1.1 jmcneill if (sysmon_wdog_register(&sc->sc_smw) != 0)
103 1.1 jmcneill aprint_error_dev(self, "couldn't register with sysmon\n");
104 1.1 jmcneill }
105 1.1 jmcneill
106 1.1 jmcneill static int
107 1.1 jmcneill tegra_timer_wdt_setmode(struct sysmon_wdog *smw)
108 1.1 jmcneill {
109 1.1 jmcneill struct tegra_timer_softc * const sc = smw->smw_cookie;
110 1.1 jmcneill
111 1.1 jmcneill if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
112 1.1 jmcneill TIMER_SET_CLEAR(sc, TMR1_PTV_REG, 0, TMR_PTV_EN);
113 1.1 jmcneill tegra_car_wdt_enable(1, false);
114 1.1 jmcneill } else {
115 1.1 jmcneill if (smw->smw_period == WDOG_PERIOD_DEFAULT) {
116 1.1 jmcneill sc->sc_smw.smw_period = TEGRA_TIMER_WDOG_PERIOD_DEFAULT;
117 1.1 jmcneill } else if (smw->smw_period == 0 || smw->smw_period > 1000) {
118 1.1 jmcneill return EINVAL;
119 1.1 jmcneill } else {
120 1.1 jmcneill sc->sc_smw.smw_period = smw->smw_period;
121 1.1 jmcneill }
122 1.1 jmcneill u_int tval = (sc->sc_smw.smw_period * 1000000) / 2;
123 1.1 jmcneill TIMER_WRITE(sc, TMR1_PTV_REG,
124 1.1 jmcneill TMR_PTV_EN | TMR_PTV_PER | __SHIFTIN(tval, TMR_PTV_VAL));
125 1.1 jmcneill TIMER_WRITE(sc, TMR1_PCR_REG, TMR_PCR_INTR_CLR);
126 1.1 jmcneill tegra_car_wdt_enable(1, true);
127 1.1 jmcneill }
128 1.1 jmcneill
129 1.1 jmcneill return 0;
130 1.1 jmcneill }
131 1.1 jmcneill
132 1.1 jmcneill static int
133 1.1 jmcneill tegra_timer_wdt_tickle(struct sysmon_wdog *smw)
134 1.1 jmcneill {
135 1.1 jmcneill struct tegra_timer_softc * const sc = smw->smw_cookie;
136 1.1 jmcneill
137 1.1 jmcneill TIMER_WRITE(sc, TMR1_PCR_REG, TMR_PCR_INTR_CLR);
138 1.1 jmcneill
139 1.1 jmcneill return 0;
140 1.1 jmcneill }
141