tegra_timer.c revision 1.1.2.3 1 1.1.2.3 skrll /* $NetBSD: tegra_timer.c,v 1.1.2.3 2015/12/27 12:09:31 skrll Exp $ */
2 1.1.2.2 skrll
3 1.1.2.2 skrll /*-
4 1.1.2.2 skrll * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1.2.2 skrll * All rights reserved.
6 1.1.2.2 skrll *
7 1.1.2.2 skrll * Redistribution and use in source and binary forms, with or without
8 1.1.2.2 skrll * modification, are permitted provided that the following conditions
9 1.1.2.2 skrll * are met:
10 1.1.2.2 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1.2.2 skrll * notice, this list of conditions and the following disclaimer.
12 1.1.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.1.2.2 skrll * notice, this list of conditions and the following disclaimer in the
14 1.1.2.2 skrll * documentation and/or other materials provided with the distribution.
15 1.1.2.2 skrll *
16 1.1.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1.2.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1.2.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1.2.2 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1.2.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1.2.2 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1.2.2 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1.2.2 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1.2.2 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1.2.2 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1.2.2 skrll * SUCH DAMAGE.
27 1.1.2.2 skrll */
28 1.1.2.2 skrll
29 1.1.2.2 skrll #include <sys/cdefs.h>
30 1.1.2.3 skrll __KERNEL_RCSID(0, "$NetBSD: tegra_timer.c,v 1.1.2.3 2015/12/27 12:09:31 skrll Exp $");
31 1.1.2.2 skrll
32 1.1.2.2 skrll #include <sys/param.h>
33 1.1.2.2 skrll #include <sys/bus.h>
34 1.1.2.2 skrll #include <sys/device.h>
35 1.1.2.2 skrll #include <sys/intr.h>
36 1.1.2.2 skrll #include <sys/systm.h>
37 1.1.2.2 skrll #include <sys/kernel.h>
38 1.1.2.2 skrll #include <sys/wdog.h>
39 1.1.2.2 skrll
40 1.1.2.2 skrll #include <dev/sysmon/sysmonvar.h>
41 1.1.2.2 skrll
42 1.1.2.2 skrll #include <arm/nvidia/tegra_reg.h>
43 1.1.2.2 skrll #include <arm/nvidia/tegra_timerreg.h>
44 1.1.2.2 skrll #include <arm/nvidia/tegra_var.h>
45 1.1.2.2 skrll
46 1.1.2.3 skrll #include <dev/fdt/fdtvar.h>
47 1.1.2.3 skrll
48 1.1.2.2 skrll #define TEGRA_TIMER_WDOG_PERIOD_DEFAULT 10
49 1.1.2.2 skrll
50 1.1.2.2 skrll static int tegra_timer_match(device_t, cfdata_t, void *);
51 1.1.2.2 skrll static void tegra_timer_attach(device_t, device_t, void *);
52 1.1.2.2 skrll
53 1.1.2.2 skrll struct tegra_timer_softc {
54 1.1.2.2 skrll device_t sc_dev;
55 1.1.2.2 skrll bus_space_tag_t sc_bst;
56 1.1.2.2 skrll bus_space_handle_t sc_bsh;
57 1.1.2.3 skrll struct clk *sc_clk_watchdog;
58 1.1.2.2 skrll
59 1.1.2.2 skrll struct sysmon_wdog sc_smw;
60 1.1.2.2 skrll };
61 1.1.2.2 skrll
62 1.1.2.2 skrll static int tegra_timer_wdt_setmode(struct sysmon_wdog *);
63 1.1.2.2 skrll static int tegra_timer_wdt_tickle(struct sysmon_wdog *);
64 1.1.2.2 skrll
65 1.1.2.2 skrll CFATTACH_DECL_NEW(tegra_timer, sizeof(struct tegra_timer_softc),
66 1.1.2.2 skrll tegra_timer_match, tegra_timer_attach, NULL, NULL);
67 1.1.2.2 skrll
68 1.1.2.2 skrll #define TIMER_READ(sc, reg) \
69 1.1.2.2 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
70 1.1.2.2 skrll #define TIMER_WRITE(sc, reg, val) \
71 1.1.2.2 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
72 1.1.2.2 skrll #define TIMER_SET_CLEAR(sc, reg, set, clr) \
73 1.1.2.2 skrll tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
74 1.1.2.2 skrll
75 1.1.2.2 skrll static int
76 1.1.2.2 skrll tegra_timer_match(device_t parent, cfdata_t cf, void *aux)
77 1.1.2.2 skrll {
78 1.1.2.3 skrll const char * const compatible[] = { "nvidia,tegra124-timer", NULL };
79 1.1.2.3 skrll struct fdt_attach_args * const faa = aux;
80 1.1.2.3 skrll
81 1.1.2.3 skrll return of_match_compatible(faa->faa_phandle, compatible);
82 1.1.2.2 skrll }
83 1.1.2.2 skrll
84 1.1.2.2 skrll static void
85 1.1.2.2 skrll tegra_timer_attach(device_t parent, device_t self, void *aux)
86 1.1.2.2 skrll {
87 1.1.2.2 skrll struct tegra_timer_softc * const sc = device_private(self);
88 1.1.2.3 skrll struct fdt_attach_args * const faa = aux;
89 1.1.2.3 skrll bus_addr_t addr;
90 1.1.2.3 skrll bus_size_t size;
91 1.1.2.3 skrll int error;
92 1.1.2.3 skrll
93 1.1.2.3 skrll if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
94 1.1.2.3 skrll aprint_error(": couldn't get registers\n");
95 1.1.2.3 skrll return;
96 1.1.2.3 skrll }
97 1.1.2.3 skrll sc->sc_clk_watchdog = fdtbus_clock_get(faa->faa_phandle, "watchdog");
98 1.1.2.3 skrll if (sc->sc_clk_watchdog == NULL)
99 1.1.2.3 skrll sc->sc_clk_watchdog = clk_get("watchdog");
100 1.1.2.2 skrll
101 1.1.2.2 skrll sc->sc_dev = self;
102 1.1.2.3 skrll sc->sc_bst = faa->faa_bst;
103 1.1.2.3 skrll error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
104 1.1.2.3 skrll if (error) {
105 1.1.2.3 skrll aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
106 1.1.2.3 skrll return;
107 1.1.2.3 skrll }
108 1.1.2.2 skrll
109 1.1.2.2 skrll aprint_naive("\n");
110 1.1.2.2 skrll aprint_normal(": Timers\n");
111 1.1.2.2 skrll
112 1.1.2.3 skrll if (sc->sc_clk_watchdog) {
113 1.1.2.3 skrll sc->sc_smw.smw_name = device_xname(self);
114 1.1.2.3 skrll sc->sc_smw.smw_cookie = sc;
115 1.1.2.3 skrll sc->sc_smw.smw_setmode = tegra_timer_wdt_setmode;
116 1.1.2.3 skrll sc->sc_smw.smw_tickle = tegra_timer_wdt_tickle;
117 1.1.2.3 skrll sc->sc_smw.smw_period = TEGRA_TIMER_WDOG_PERIOD_DEFAULT;
118 1.1.2.3 skrll
119 1.1.2.3 skrll aprint_normal_dev(self,
120 1.1.2.3 skrll "default watchdog period is %u seconds\n",
121 1.1.2.3 skrll sc->sc_smw.smw_period);
122 1.1.2.3 skrll
123 1.1.2.3 skrll if (sysmon_wdog_register(&sc->sc_smw) != 0) {
124 1.1.2.3 skrll aprint_error_dev(self,
125 1.1.2.3 skrll "couldn't register with sysmon\n");
126 1.1.2.3 skrll }
127 1.1.2.3 skrll }
128 1.1.2.2 skrll }
129 1.1.2.2 skrll
130 1.1.2.2 skrll static int
131 1.1.2.2 skrll tegra_timer_wdt_setmode(struct sysmon_wdog *smw)
132 1.1.2.2 skrll {
133 1.1.2.2 skrll struct tegra_timer_softc * const sc = smw->smw_cookie;
134 1.1.2.2 skrll
135 1.1.2.2 skrll if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
136 1.1.2.2 skrll TIMER_SET_CLEAR(sc, TMR1_PTV_REG, 0, TMR_PTV_EN);
137 1.1.2.3 skrll return clk_disable(sc->sc_clk_watchdog);
138 1.1.2.2 skrll } else {
139 1.1.2.2 skrll if (smw->smw_period == WDOG_PERIOD_DEFAULT) {
140 1.1.2.2 skrll sc->sc_smw.smw_period = TEGRA_TIMER_WDOG_PERIOD_DEFAULT;
141 1.1.2.2 skrll } else if (smw->smw_period == 0 || smw->smw_period > 1000) {
142 1.1.2.2 skrll return EINVAL;
143 1.1.2.2 skrll } else {
144 1.1.2.2 skrll sc->sc_smw.smw_period = smw->smw_period;
145 1.1.2.2 skrll }
146 1.1.2.2 skrll u_int tval = (sc->sc_smw.smw_period * 1000000) / 2;
147 1.1.2.2 skrll TIMER_WRITE(sc, TMR1_PTV_REG,
148 1.1.2.2 skrll TMR_PTV_EN | TMR_PTV_PER | __SHIFTIN(tval, TMR_PTV_VAL));
149 1.1.2.2 skrll TIMER_WRITE(sc, TMR1_PCR_REG, TMR_PCR_INTR_CLR);
150 1.1.2.3 skrll return clk_enable(sc->sc_clk_watchdog);
151 1.1.2.2 skrll }
152 1.1.2.2 skrll }
153 1.1.2.2 skrll
154 1.1.2.2 skrll static int
155 1.1.2.2 skrll tegra_timer_wdt_tickle(struct sysmon_wdog *smw)
156 1.1.2.2 skrll {
157 1.1.2.2 skrll struct tegra_timer_softc * const sc = smw->smw_cookie;
158 1.1.2.2 skrll
159 1.1.2.2 skrll TIMER_WRITE(sc, TMR1_PCR_REG, TMR_PCR_INTR_CLR);
160 1.1.2.2 skrll
161 1.1.2.2 skrll return 0;
162 1.1.2.2 skrll }
163 1.1.2.3 skrll
164 1.1.2.3 skrll void
165 1.1.2.3 skrll delay(u_int us)
166 1.1.2.3 skrll {
167 1.1.2.3 skrll static bool timerus_configured = false;
168 1.1.2.3 skrll bus_space_tag_t bst = &armv7_generic_bs_tag;
169 1.1.2.3 skrll bus_space_handle_t bsh;
170 1.1.2.3 skrll
171 1.1.2.3 skrll bus_space_subregion(bst, tegra_ppsb_bsh, TEGRA_TIMER_OFFSET,
172 1.1.2.3 skrll TEGRA_TIMER_SIZE, &bsh);
173 1.1.2.3 skrll
174 1.1.2.3 skrll if (__predict_false(timerus_configured == false)) {
175 1.1.2.3 skrll /* clk_m frequency 12 MHz */
176 1.1.2.3 skrll bus_space_write_4(bst, bsh, TMRUS_USEC_CFG_REG, 0xb);
177 1.1.2.3 skrll timerus_configured = true;
178 1.1.2.3 skrll }
179 1.1.2.3 skrll
180 1.1.2.3 skrll u_int nus = 0;
181 1.1.2.3 skrll u_int us_prev = bus_space_read_4(bst, bsh, TMRUS_CNTR_1US_REG);
182 1.1.2.3 skrll
183 1.1.2.3 skrll while (nus < us) {
184 1.1.2.3 skrll const u_int us_cur = bus_space_read_4(bst, bsh,
185 1.1.2.3 skrll TMRUS_CNTR_1US_REG);
186 1.1.2.3 skrll if (us_cur < us_prev) {
187 1.1.2.3 skrll nus += (0xffffffff - us_prev) + us_cur;
188 1.1.2.3 skrll } else {
189 1.1.2.3 skrll nus += (us_cur - us_prev);
190 1.1.2.3 skrll }
191 1.1.2.3 skrll us_prev = us_cur;
192 1.1.2.3 skrll }
193 1.1.2.3 skrll }
194