tegra_timer.c revision 1.7.8.2 1 1.7.8.2 jdolecek /* $NetBSD: tegra_timer.c,v 1.7.8.2 2017/12/03 11:35:54 jdolecek Exp $ */
2 1.7.8.2 jdolecek
3 1.7.8.2 jdolecek /*-
4 1.7.8.2 jdolecek * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.7.8.2 jdolecek * All rights reserved.
6 1.7.8.2 jdolecek *
7 1.7.8.2 jdolecek * Redistribution and use in source and binary forms, with or without
8 1.7.8.2 jdolecek * modification, are permitted provided that the following conditions
9 1.7.8.2 jdolecek * are met:
10 1.7.8.2 jdolecek * 1. Redistributions of source code must retain the above copyright
11 1.7.8.2 jdolecek * notice, this list of conditions and the following disclaimer.
12 1.7.8.2 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
13 1.7.8.2 jdolecek * notice, this list of conditions and the following disclaimer in the
14 1.7.8.2 jdolecek * documentation and/or other materials provided with the distribution.
15 1.7.8.2 jdolecek *
16 1.7.8.2 jdolecek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.7.8.2 jdolecek * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.7.8.2 jdolecek * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.7.8.2 jdolecek * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.7.8.2 jdolecek * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.7.8.2 jdolecek * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.7.8.2 jdolecek * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.7.8.2 jdolecek * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.7.8.2 jdolecek * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.7.8.2 jdolecek * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.7.8.2 jdolecek * SUCH DAMAGE.
27 1.7.8.2 jdolecek */
28 1.7.8.2 jdolecek
29 1.7.8.2 jdolecek #include <sys/cdefs.h>
30 1.7.8.2 jdolecek __KERNEL_RCSID(0, "$NetBSD: tegra_timer.c,v 1.7.8.2 2017/12/03 11:35:54 jdolecek Exp $");
31 1.7.8.2 jdolecek
32 1.7.8.2 jdolecek #include <sys/param.h>
33 1.7.8.2 jdolecek #include <sys/bus.h>
34 1.7.8.2 jdolecek #include <sys/device.h>
35 1.7.8.2 jdolecek #include <sys/intr.h>
36 1.7.8.2 jdolecek #include <sys/systm.h>
37 1.7.8.2 jdolecek #include <sys/kernel.h>
38 1.7.8.2 jdolecek #include <sys/wdog.h>
39 1.7.8.2 jdolecek
40 1.7.8.2 jdolecek #include <dev/sysmon/sysmonvar.h>
41 1.7.8.2 jdolecek
42 1.7.8.2 jdolecek #include <arm/nvidia/tegra_reg.h>
43 1.7.8.2 jdolecek #include <arm/nvidia/tegra_timerreg.h>
44 1.7.8.2 jdolecek #include <arm/nvidia/tegra_var.h>
45 1.7.8.2 jdolecek
46 1.7.8.2 jdolecek #include <dev/fdt/fdtvar.h>
47 1.7.8.2 jdolecek
48 1.7.8.2 jdolecek #define TEGRA_TIMER_WDOG_PERIOD_DEFAULT 10
49 1.7.8.2 jdolecek
50 1.7.8.2 jdolecek static int tegra_timer_match(device_t, cfdata_t, void *);
51 1.7.8.2 jdolecek static void tegra_timer_attach(device_t, device_t, void *);
52 1.7.8.2 jdolecek
53 1.7.8.2 jdolecek struct tegra_timer_softc {
54 1.7.8.2 jdolecek device_t sc_dev;
55 1.7.8.2 jdolecek bus_space_tag_t sc_bst;
56 1.7.8.2 jdolecek bus_space_handle_t sc_bsh;
57 1.7.8.2 jdolecek
58 1.7.8.2 jdolecek struct sysmon_wdog sc_smw;
59 1.7.8.2 jdolecek };
60 1.7.8.2 jdolecek
61 1.7.8.2 jdolecek static int tegra_timer_wdt_setmode(struct sysmon_wdog *);
62 1.7.8.2 jdolecek static int tegra_timer_wdt_tickle(struct sysmon_wdog *);
63 1.7.8.2 jdolecek
64 1.7.8.2 jdolecek CFATTACH_DECL_NEW(tegra_timer, sizeof(struct tegra_timer_softc),
65 1.7.8.2 jdolecek tegra_timer_match, tegra_timer_attach, NULL, NULL);
66 1.7.8.2 jdolecek
67 1.7.8.2 jdolecek #define TIMER_READ(sc, reg) \
68 1.7.8.2 jdolecek bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
69 1.7.8.2 jdolecek #define TIMER_WRITE(sc, reg, val) \
70 1.7.8.2 jdolecek bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
71 1.7.8.2 jdolecek #define TIMER_SET_CLEAR(sc, reg, set, clr) \
72 1.7.8.2 jdolecek tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
73 1.7.8.2 jdolecek
74 1.7.8.2 jdolecek static int
75 1.7.8.2 jdolecek tegra_timer_match(device_t parent, cfdata_t cf, void *aux)
76 1.7.8.2 jdolecek {
77 1.7.8.2 jdolecek const char * const compatible[] = {
78 1.7.8.2 jdolecek "nvidia,tegra210-timer",
79 1.7.8.2 jdolecek "nvidia,tegra124-timer",
80 1.7.8.2 jdolecek "nvidia,tegra20-timer",
81 1.7.8.2 jdolecek NULL
82 1.7.8.2 jdolecek };
83 1.7.8.2 jdolecek struct fdt_attach_args * const faa = aux;
84 1.7.8.2 jdolecek
85 1.7.8.2 jdolecek return of_match_compatible(faa->faa_phandle, compatible);
86 1.7.8.2 jdolecek }
87 1.7.8.2 jdolecek
88 1.7.8.2 jdolecek static void
89 1.7.8.2 jdolecek tegra_timer_attach(device_t parent, device_t self, void *aux)
90 1.7.8.2 jdolecek {
91 1.7.8.2 jdolecek struct tegra_timer_softc * const sc = device_private(self);
92 1.7.8.2 jdolecek struct fdt_attach_args * const faa = aux;
93 1.7.8.2 jdolecek bus_addr_t addr;
94 1.7.8.2 jdolecek bus_size_t size;
95 1.7.8.2 jdolecek int error;
96 1.7.8.2 jdolecek
97 1.7.8.2 jdolecek if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
98 1.7.8.2 jdolecek aprint_error(": couldn't get registers\n");
99 1.7.8.2 jdolecek return;
100 1.7.8.2 jdolecek }
101 1.7.8.2 jdolecek
102 1.7.8.2 jdolecek sc->sc_dev = self;
103 1.7.8.2 jdolecek sc->sc_bst = faa->faa_bst;
104 1.7.8.2 jdolecek error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
105 1.7.8.2 jdolecek if (error) {
106 1.7.8.2 jdolecek aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
107 1.7.8.2 jdolecek return;
108 1.7.8.2 jdolecek }
109 1.7.8.2 jdolecek
110 1.7.8.2 jdolecek aprint_naive("\n");
111 1.7.8.2 jdolecek aprint_normal(": Timers\n");
112 1.7.8.2 jdolecek
113 1.7.8.2 jdolecek sc->sc_smw.smw_name = device_xname(self);
114 1.7.8.2 jdolecek sc->sc_smw.smw_cookie = sc;
115 1.7.8.2 jdolecek sc->sc_smw.smw_setmode = tegra_timer_wdt_setmode;
116 1.7.8.2 jdolecek sc->sc_smw.smw_tickle = tegra_timer_wdt_tickle;
117 1.7.8.2 jdolecek sc->sc_smw.smw_period = TEGRA_TIMER_WDOG_PERIOD_DEFAULT;
118 1.7.8.2 jdolecek
119 1.7.8.2 jdolecek aprint_normal_dev(self,
120 1.7.8.2 jdolecek "default watchdog period is %u seconds\n",
121 1.7.8.2 jdolecek sc->sc_smw.smw_period);
122 1.7.8.2 jdolecek
123 1.7.8.2 jdolecek if (sysmon_wdog_register(&sc->sc_smw) != 0) {
124 1.7.8.2 jdolecek aprint_error_dev(self,
125 1.7.8.2 jdolecek "couldn't register with sysmon\n");
126 1.7.8.2 jdolecek }
127 1.7.8.2 jdolecek }
128 1.7.8.2 jdolecek
129 1.7.8.2 jdolecek static int
130 1.7.8.2 jdolecek tegra_timer_wdt_setmode(struct sysmon_wdog *smw)
131 1.7.8.2 jdolecek {
132 1.7.8.2 jdolecek struct tegra_timer_softc * const sc = smw->smw_cookie;
133 1.7.8.2 jdolecek
134 1.7.8.2 jdolecek if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
135 1.7.8.2 jdolecek TIMER_SET_CLEAR(sc, TMR1_PTV_REG, 0, TMR_PTV_EN);
136 1.7.8.2 jdolecek } else {
137 1.7.8.2 jdolecek if (smw->smw_period == WDOG_PERIOD_DEFAULT) {
138 1.7.8.2 jdolecek sc->sc_smw.smw_period = TEGRA_TIMER_WDOG_PERIOD_DEFAULT;
139 1.7.8.2 jdolecek } else if (smw->smw_period == 0 || smw->smw_period > 1000) {
140 1.7.8.2 jdolecek return EINVAL;
141 1.7.8.2 jdolecek } else {
142 1.7.8.2 jdolecek sc->sc_smw.smw_period = smw->smw_period;
143 1.7.8.2 jdolecek }
144 1.7.8.2 jdolecek u_int tval = (sc->sc_smw.smw_period * 1000000) / 2;
145 1.7.8.2 jdolecek TIMER_WRITE(sc, TMR1_PTV_REG,
146 1.7.8.2 jdolecek TMR_PTV_EN | TMR_PTV_PER | __SHIFTIN(tval, TMR_PTV_VAL));
147 1.7.8.2 jdolecek TIMER_WRITE(sc, TMR1_PCR_REG, TMR_PCR_INTR_CLR);
148 1.7.8.2 jdolecek }
149 1.7.8.2 jdolecek
150 1.7.8.2 jdolecek return 0;
151 1.7.8.2 jdolecek }
152 1.7.8.2 jdolecek
153 1.7.8.2 jdolecek static int
154 1.7.8.2 jdolecek tegra_timer_wdt_tickle(struct sysmon_wdog *smw)
155 1.7.8.2 jdolecek {
156 1.7.8.2 jdolecek struct tegra_timer_softc * const sc = smw->smw_cookie;
157 1.7.8.2 jdolecek
158 1.7.8.2 jdolecek TIMER_WRITE(sc, TMR1_PCR_REG, TMR_PCR_INTR_CLR);
159 1.7.8.2 jdolecek
160 1.7.8.2 jdolecek return 0;
161 1.7.8.2 jdolecek }
162 1.7.8.2 jdolecek
163 1.7.8.2 jdolecek void
164 1.7.8.2 jdolecek tegra_timer_delay(u_int us)
165 1.7.8.2 jdolecek {
166 1.7.8.2 jdolecek static bool timerus_configured = false;
167 1.7.8.2 jdolecek bus_space_tag_t bst = &armv7_generic_bs_tag;
168 1.7.8.2 jdolecek bus_space_handle_t bsh;
169 1.7.8.2 jdolecek
170 1.7.8.2 jdolecek bus_space_subregion(bst, tegra_ppsb_bsh, TEGRA_TIMER_OFFSET,
171 1.7.8.2 jdolecek TEGRA_TIMER_SIZE, &bsh);
172 1.7.8.2 jdolecek
173 1.7.8.2 jdolecek if (__predict_false(timerus_configured == false)) {
174 1.7.8.2 jdolecek /* clk_m frequency 12 MHz */
175 1.7.8.2 jdolecek bus_space_write_4(bst, bsh, TMRUS_USEC_CFG_REG, 0xb);
176 1.7.8.2 jdolecek timerus_configured = true;
177 1.7.8.2 jdolecek }
178 1.7.8.2 jdolecek
179 1.7.8.2 jdolecek u_int nus = 0;
180 1.7.8.2 jdolecek u_int us_prev = bus_space_read_4(bst, bsh, TMRUS_CNTR_1US_REG);
181 1.7.8.2 jdolecek
182 1.7.8.2 jdolecek while (nus < us) {
183 1.7.8.2 jdolecek const u_int us_cur = bus_space_read_4(bst, bsh,
184 1.7.8.2 jdolecek TMRUS_CNTR_1US_REG);
185 1.7.8.2 jdolecek if (us_cur < us_prev) {
186 1.7.8.2 jdolecek nus += (0xffffffff - us_prev) + us_cur;
187 1.7.8.2 jdolecek } else {
188 1.7.8.2 jdolecek nus += (us_cur - us_prev);
189 1.7.8.2 jdolecek }
190 1.7.8.2 jdolecek us_prev = us_cur;
191 1.7.8.2 jdolecek }
192 1.7.8.2 jdolecek }
193