1 1.28 thorpej /* $NetBSD: tegra_xusb.c,v 1.28 2021/08/07 16:18:44 thorpej Exp $ */ 2 1.1 jakllsch 3 1.1 jakllsch /* 4 1.1 jakllsch * Copyright (c) 2016 Jonathan A. Kollasch 5 1.1 jakllsch * All rights reserved. 6 1.1 jakllsch * 7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without 8 1.1 jakllsch * modification, are permitted provided that the following conditions 9 1.1 jakllsch * are met: 10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright 11 1.1 jakllsch * notice, this list of conditions and the following disclaimer. 12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the 14 1.1 jakllsch * documentation and/or other materials provided with the distribution. 15 1.1 jakllsch * 16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR 20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 1.1 jakllsch */ 28 1.1 jakllsch 29 1.1 jakllsch #include "locators.h" 30 1.1 jakllsch #include "opt_tegra.h" 31 1.1 jakllsch 32 1.1 jakllsch #include <sys/cdefs.h> 33 1.28 thorpej __KERNEL_RCSID(0, "$NetBSD: tegra_xusb.c,v 1.28 2021/08/07 16:18:44 thorpej Exp $"); 34 1.1 jakllsch 35 1.1 jakllsch #include <sys/param.h> 36 1.1 jakllsch #include <sys/bus.h> 37 1.1 jakllsch #include <sys/device.h> 38 1.1 jakllsch #include <sys/intr.h> 39 1.1 jakllsch #include <sys/systm.h> 40 1.1 jakllsch #include <sys/kernel.h> 41 1.1 jakllsch 42 1.1 jakllsch #include <arm/nvidia/tegra_reg.h> 43 1.1 jakllsch #include <arm/nvidia/tegra_var.h> 44 1.7 jmcneill #include <arm/nvidia/tegra_xusbpad.h> 45 1.10 jmcneill #include <arm/nvidia/tegra_xusbreg.h> 46 1.10 jmcneill #include <arm/nvidia/tegra_pmcreg.h> 47 1.1 jakllsch 48 1.1 jakllsch #include <dev/pci/pcireg.h> 49 1.1 jakllsch 50 1.1 jakllsch #include <dev/fdt/fdtvar.h> 51 1.1 jakllsch 52 1.1 jakllsch #include <dev/firmload.h> 53 1.1 jakllsch 54 1.1 jakllsch #include <dev/usb/usb.h> 55 1.1 jakllsch #include <dev/usb/usbdi.h> 56 1.1 jakllsch #include <dev/usb/usbdivar.h> 57 1.1 jakllsch #include <dev/usb/usb_mem.h> 58 1.1 jakllsch 59 1.1 jakllsch #include <dev/usb/xhcireg.h> 60 1.1 jakllsch #include <dev/usb/xhcivar.h> 61 1.1 jakllsch 62 1.6 jmcneill #ifdef TEGRA_XUSB_DEBUG 63 1.6 jmcneill int tegra_xusb_debug = 1; 64 1.6 jmcneill #else 65 1.6 jmcneill int tegra_xusb_debug = 0; 66 1.6 jmcneill #endif 67 1.6 jmcneill 68 1.6 jmcneill #define DPRINTF(...) if (tegra_xusb_debug) device_printf(__VA_ARGS__) 69 1.6 jmcneill 70 1.1 jakllsch static int tegra_xusb_match(device_t, cfdata_t, void *); 71 1.1 jakllsch static void tegra_xusb_attach(device_t, device_t, void *); 72 1.1 jakllsch static void tegra_xusb_mountroot(device_t); 73 1.1 jakllsch 74 1.1 jakllsch static int tegra_xusb_intr_mbox(void *); 75 1.1 jakllsch 76 1.1 jakllsch #ifdef TEGRA124_XUSB_BIN_STATIC 77 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_start[]; 78 1.20 jakllsch extern const char _binary_tegra124_xusb_bin_end[]; 79 1.20 jakllsch __asm__( 80 1.20 jakllsch ".section \".rodata\"\n" 81 1.20 jakllsch "_binary_tegra124_xusb_bin_start:\n" 82 1.20 jakllsch ".incbin \"../external/nvidia-firmware/tegra/dist/tegra124/xusb.bin\"\n" 83 1.20 jakllsch ".size _binary_tegra124_xusb_bin_start, . - _binary_tegra124_xusb_bin_start\n" 84 1.20 jakllsch "_binary_tegra124_xusb_bin_end:\n" 85 1.20 jakllsch ".previous\n" 86 1.20 jakllsch ); 87 1.1 jakllsch #endif 88 1.1 jakllsch 89 1.7 jmcneill #ifdef TEGRA210_XUSB_BIN_STATIC 90 1.7 jmcneill extern const char _binary_tegra210_xusb_bin_start[]; 91 1.20 jakllsch extern const char _binary_tegra210_xusb_bin_end[]; 92 1.20 jakllsch __asm__( 93 1.20 jakllsch ".section \".rodata\"\n" 94 1.20 jakllsch "_binary_tegra210_xusb_bin_start:\n" 95 1.20 jakllsch ".incbin \"../external/nvidia-firmware/tegra/dist/tegra210/xusb.bin\"\n" 96 1.20 jakllsch ".size _binary_tegra210_xusb_bin_start, . - _binary_tegra210_xusb_bin_start\n" 97 1.20 jakllsch "_binary_tegra210_xusb_bin_end:\n" 98 1.20 jakllsch ".previous\n" 99 1.20 jakllsch ); 100 1.7 jmcneill #endif 101 1.7 jmcneill 102 1.7 jmcneill enum xusb_type { 103 1.7 jmcneill XUSB_T124 = 1, 104 1.7 jmcneill XUSB_T210 105 1.7 jmcneill }; 106 1.7 jmcneill 107 1.16 skrll struct tegra_xhci_data { 108 1.16 skrll enum xusb_type txd_type; 109 1.16 skrll const char * const * txd_supplies; 110 1.16 skrll size_t txd_nsupplies; 111 1.16 skrll bool txd_scale_ss_clock; 112 1.16 skrll }; 113 1.16 skrll 114 1.16 skrll const char *tegra124_xhci_supplies[] = { 115 1.16 skrll "dvddio-pex-supply", 116 1.16 skrll "hvddio-pex-supply", 117 1.16 skrll "avdd-usb-supply", 118 1.16 skrll "avdd-pll-utmip-supply", 119 1.16 skrll "avdd-pll-uerefe-supply", 120 1.16 skrll "dvdd-usb-ss-pll-supply", 121 1.16 skrll "hvdd-usb-ss-pll-e-supply" 122 1.16 skrll }; 123 1.16 skrll 124 1.16 skrll struct tegra_xhci_data tegra124_xhci_data = { 125 1.16 skrll .txd_type = XUSB_T124, 126 1.16 skrll .txd_supplies = tegra124_xhci_supplies, 127 1.16 skrll .txd_nsupplies = __arraycount(tegra124_xhci_supplies), 128 1.16 skrll .txd_scale_ss_clock = true, 129 1.16 skrll }; 130 1.16 skrll 131 1.16 skrll const char *tegra210_xhci_supplies[] = { 132 1.16 skrll "dvddio-pex", 133 1.16 skrll "hvddio-pex", 134 1.16 skrll "avdd-usb", 135 1.16 skrll "avdd-pll-utmip", 136 1.16 skrll "avdd-pll-uerefe", 137 1.16 skrll "dvdd-pex-pll", 138 1.16 skrll "hvdd-pex-pll-e", 139 1.16 skrll }; 140 1.16 skrll 141 1.16 skrll struct tegra_xhci_data tegra210_xhci_data = { 142 1.16 skrll .txd_type = XUSB_T210, 143 1.16 skrll .txd_supplies = tegra210_xhci_supplies, 144 1.16 skrll .txd_nsupplies = __arraycount(tegra210_xhci_supplies), 145 1.16 skrll .txd_scale_ss_clock = false, 146 1.16 skrll }; 147 1.16 skrll 148 1.23 thorpej static const struct device_compatible_entry compat_data[] = { 149 1.23 thorpej { .compat = "nvidia,tegra124-xusb", .data = &tegra124_xhci_data }, 150 1.23 thorpej { .compat = "nvidia,tegra210-xusb", .data = &tegra210_xhci_data }, 151 1.25 thorpej DEVICE_COMPAT_EOL 152 1.7 jmcneill }; 153 1.7 jmcneill 154 1.1 jakllsch struct fw_dma { 155 1.1 jakllsch bus_dmamap_t map; 156 1.1 jakllsch void * addr; 157 1.1 jakllsch bus_dma_segment_t segs[1]; 158 1.1 jakllsch int nsegs; 159 1.1 jakllsch size_t size; 160 1.1 jakllsch }; 161 1.1 jakllsch 162 1.1 jakllsch struct tegra_xusb_softc { 163 1.1 jakllsch struct xhci_softc sc_xhci; 164 1.1 jakllsch int sc_phandle; 165 1.1 jakllsch bus_space_handle_t sc_bsh_xhci; 166 1.1 jakllsch bus_space_handle_t sc_bsh_fpci; 167 1.1 jakllsch bus_space_handle_t sc_bsh_ipfs; 168 1.1 jakllsch void *sc_ih; 169 1.1 jakllsch void *sc_ih_mbox; 170 1.1 jakllsch struct fw_dma sc_fw_dma; 171 1.1 jakllsch struct clk *sc_clk_ss_src; 172 1.11 jmcneill 173 1.23 thorpej const struct tegra_xhci_data *sc_txd; 174 1.1 jakllsch }; 175 1.1 jakllsch 176 1.1 jakllsch static uint32_t csb_read_4(struct tegra_xusb_softc * const, bus_size_t); 177 1.1 jakllsch static void csb_write_4(struct tegra_xusb_softc * const, bus_size_t, 178 1.1 jakllsch uint32_t); 179 1.16 skrll 180 1.1 jakllsch static void tegra_xusb_init(struct tegra_xusb_softc * const); 181 1.7 jmcneill static int tegra_xusb_open_fw(struct tegra_xusb_softc * const); 182 1.7 jmcneill static int tegra_xusb_load_fw(struct tegra_xusb_softc * const, void *, 183 1.7 jmcneill size_t); 184 1.9 jmcneill static void tegra_xusb_init_regulators(struct tegra_xusb_softc * const); 185 1.1 jakllsch 186 1.1 jakllsch static int xusb_mailbox_send(struct tegra_xusb_softc * const, uint32_t); 187 1.1 jakllsch 188 1.1 jakllsch CFATTACH_DECL_NEW(tegra_xusb, sizeof(struct tegra_xusb_softc), 189 1.1 jakllsch tegra_xusb_match, tegra_xusb_attach, NULL, NULL); 190 1.1 jakllsch 191 1.1 jakllsch static int 192 1.1 jakllsch tegra_xusb_match(device_t parent, cfdata_t cf, void *aux) 193 1.1 jakllsch { 194 1.1 jakllsch struct fdt_attach_args * const faa = aux; 195 1.1 jakllsch 196 1.26 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 197 1.1 jakllsch } 198 1.1 jakllsch 199 1.2 skrll #define tegra_xusb_attach_check(sc, cond, fmt, ...) \ 200 1.2 skrll do { \ 201 1.2 skrll if (cond) { \ 202 1.2 skrll aprint_error_dev(sc->sc_dev, fmt, ## __VA_ARGS__); \ 203 1.2 skrll return; \ 204 1.2 skrll } \ 205 1.2 skrll } while (0) 206 1.2 skrll 207 1.1 jakllsch static void 208 1.1 jakllsch tegra_xusb_attach(device_t parent, device_t self, void *aux) 209 1.1 jakllsch { 210 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self); 211 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci; 212 1.1 jakllsch struct fdt_attach_args * const faa = aux; 213 1.7 jmcneill bool wait_for_root = true; 214 1.1 jakllsch char intrstr[128]; 215 1.1 jakllsch bus_addr_t addr; 216 1.1 jakllsch bus_size_t size; 217 1.6 jmcneill struct fdtbus_reset *rst; 218 1.12 jmcneill struct fdtbus_phy *phy; 219 1.1 jakllsch struct clk *clk; 220 1.1 jakllsch uint32_t rate; 221 1.12 jmcneill int error, n; 222 1.1 jakllsch 223 1.1 jakllsch aprint_naive("\n"); 224 1.1 jakllsch aprint_normal(": XUSB\n"); 225 1.1 jakllsch 226 1.1 jakllsch sc->sc_dev = self; 227 1.1 jakllsch sc->sc_iot = faa->faa_bst; 228 1.1 jakllsch sc->sc_bus.ub_hcpriv = sc; 229 1.1 jakllsch sc->sc_bus.ub_dmatag = faa->faa_dmat; 230 1.11 jmcneill sc->sc_quirks = XHCI_DEFERRED_START; 231 1.1 jakllsch psc->sc_phandle = faa->faa_phandle; 232 1.1 jakllsch 233 1.26 thorpej psc->sc_txd = of_compatible_lookup(faa->faa_phandle, compat_data)->data; 234 1.11 jmcneill 235 1.11 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "hcd", &addr, &size) != 0) { 236 1.1 jakllsch aprint_error(": couldn't get registers\n"); 237 1.1 jakllsch return; 238 1.1 jakllsch } 239 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh); 240 1.1 jakllsch if (error) { 241 1.19 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error); 242 1.1 jakllsch return; 243 1.1 jakllsch } 244 1.18 skrll DPRINTF(sc->sc_dev, "mapped %#" PRIxBUSADDR "\n", addr); 245 1.21 jmcneill sc->sc_ios = size; 246 1.1 jakllsch 247 1.11 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "fpci", &addr, &size) != 0) { 248 1.1 jakllsch aprint_error(": couldn't get registers\n"); 249 1.1 jakllsch return; 250 1.1 jakllsch } 251 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_fpci); 252 1.1 jakllsch if (error) { 253 1.19 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error); 254 1.1 jakllsch return; 255 1.1 jakllsch } 256 1.18 skrll DPRINTF(sc->sc_dev, "mapped %#" PRIxBUSADDR "\n", addr); 257 1.1 jakllsch 258 1.11 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "ipfs", &addr, &size) != 0) { 259 1.1 jakllsch aprint_error(": couldn't get registers\n"); 260 1.1 jakllsch return; 261 1.1 jakllsch } 262 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_ipfs); 263 1.1 jakllsch if (error) { 264 1.19 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error); 265 1.1 jakllsch return; 266 1.1 jakllsch } 267 1.18 skrll DPRINTF(sc->sc_dev, "mapped %#" PRIxBUSADDR "\n", addr); 268 1.1 jakllsch 269 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) { 270 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n"); 271 1.1 jakllsch return; 272 1.1 jakllsch } 273 1.1 jakllsch 274 1.22 jmcneill psc->sc_ih = fdtbus_intr_establish_xname(faa->faa_phandle, 0, IPL_USB, 275 1.22 jmcneill FDT_INTR_MPSAFE, xhci_intr, sc, device_xname(self)); 276 1.1 jakllsch if (psc->sc_ih == NULL) { 277 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n", 278 1.1 jakllsch intrstr); 279 1.1 jakllsch return; 280 1.1 jakllsch } 281 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr); 282 1.1 jakllsch 283 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 1, intrstr, sizeof(intrstr))) { 284 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n"); 285 1.1 jakllsch return; 286 1.1 jakllsch } 287 1.1 jakllsch 288 1.22 jmcneill psc->sc_ih_mbox = fdtbus_intr_establish_xname(faa->faa_phandle, 1, 289 1.22 jmcneill IPL_VM, FDT_INTR_MPSAFE, tegra_xusb_intr_mbox, psc, 290 1.22 jmcneill device_xname(self)); 291 1.1 jakllsch if (psc->sc_ih_mbox == NULL) { 292 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n", 293 1.1 jakllsch intrstr); 294 1.1 jakllsch return; 295 1.1 jakllsch } 296 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr); 297 1.1 jakllsch 298 1.12 jmcneill /* Enable PHYs */ 299 1.12 jmcneill for (n = 0; (phy = fdtbus_phy_get_index(faa->faa_phandle, n)) != NULL; n++) 300 1.12 jmcneill if (fdtbus_phy_enable(phy, true) != 0) 301 1.12 jmcneill aprint_error_dev(self, "failed to enable PHY #%d\n", n); 302 1.12 jmcneill 303 1.10 jmcneill /* Enable XUSB power rails */ 304 1.10 jmcneill 305 1.10 jmcneill tegra_pmc_power(PMC_PARTID_XUSBC, true); /* Host/USB2.0 */ 306 1.12 jmcneill tegra_pmc_remove_clamping(PMC_PARTID_XUSBC); 307 1.10 jmcneill tegra_pmc_power(PMC_PARTID_XUSBA, true); /* SuperSpeed */ 308 1.12 jmcneill tegra_pmc_remove_clamping(PMC_PARTID_XUSBA); 309 1.10 jmcneill 310 1.10 jmcneill /* Enable XUSB clocks */ 311 1.10 jmcneill 312 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "pll_e"); 313 1.1 jakllsch rate = clk_get_rate(clk); 314 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */ 315 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 316 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable pll_e clock"); 317 1.1 jakllsch 318 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host_src"); 319 1.1 jakllsch rate = clk_get_rate(clk); 320 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 321 1.1 jakllsch error = clk_set_rate(clk, 102000000); 322 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_host_src clock rate"); 323 1.2 skrll 324 1.1 jakllsch rate = clk_get_rate(clk); 325 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */ 326 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 327 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_host_src clock"); 328 1.1 jakllsch 329 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_falcon_src"); 330 1.1 jakllsch rate = clk_get_rate(clk); 331 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 332 1.1 jakllsch error = clk_set_rate(clk, 204000000); 333 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_falcon_src clock rate"); 334 1.2 skrll 335 1.1 jakllsch rate = clk_get_rate(clk); 336 1.1 jakllsch error = clk_enable(clk); 337 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 338 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_falcon_src clock"); 339 1.1 jakllsch 340 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host"); 341 1.1 jakllsch rate = clk_get_rate(clk); 342 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */ 343 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 344 1.1 jakllsch 345 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_ss"); 346 1.1 jakllsch rate = clk_get_rate(clk); 347 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */ 348 1.6 jmcneill DPRINTF(sc->sc_dev, "xusb_ss rate %u error %d\n", rate, error); 349 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss clock"); 350 1.1 jakllsch 351 1.1 jakllsch psc->sc_clk_ss_src = fdtbus_clock_get(faa->faa_phandle, "xusb_ss_src"); 352 1.2 skrll tegra_xusb_attach_check(sc, psc->sc_clk_ss_src == NULL, 353 1.2 skrll "failed to get xusb_ss_src clock"); 354 1.5 jmcneill 355 1.16 skrll if (psc->sc_txd->txd_scale_ss_clock) { 356 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src); 357 1.7 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u\n", rate); 358 1.7 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, 2000000); 359 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src); 360 1.7 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u error %d\n", rate, error); 361 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate"); 362 1.7 jmcneill 363 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src); 364 1.7 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u\n", rate); 365 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to set xusb_ss_src clock rate"); 366 1.1 jakllsch 367 1.7 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, 120000000); 368 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src); 369 1.7 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error); 370 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate"); 371 1.7 jmcneill } 372 1.1 jakllsch 373 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src); 374 1.1 jakllsch error = clk_enable(psc->sc_clk_ss_src); 375 1.6 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error); 376 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss_src clock"); 377 1.1 jakllsch 378 1.1 jakllsch #if 0 379 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_hs_src"); 380 1.1 jakllsch error = 0; 381 1.1 jakllsch rate = clk_get_rate(clk); 382 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 383 1.1 jakllsch #endif 384 1.1 jakllsch 385 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_fs_src"); 386 1.1 jakllsch rate = clk_get_rate(clk); 387 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */ 388 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 389 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_fs_src clock"); 390 1.1 jakllsch 391 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_host"); 392 1.1 jakllsch fdtbus_reset_deassert(rst); 393 1.1 jakllsch 394 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_src"); 395 1.1 jakllsch fdtbus_reset_deassert(rst); 396 1.1 jakllsch 397 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_ss"); 398 1.1 jakllsch fdtbus_reset_deassert(rst); 399 1.1 jakllsch 400 1.1 jakllsch DELAY(1); 401 1.1 jakllsch 402 1.9 jmcneill tegra_xusb_init_regulators(psc); 403 1.9 jmcneill 404 1.1 jakllsch tegra_xusb_init(psc); 405 1.1 jakllsch 406 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC) 407 1.16 skrll if (psc->sc_txd->txd_type == XUSB_T124) 408 1.7 jmcneill wait_for_root = false; 409 1.7 jmcneill #endif 410 1.7 jmcneill #if defined(TEGRA210_XUSB_BIN_STATIC) 411 1.16 skrll if (psc->sc_txd->txd_type == XUSB_T210) 412 1.7 jmcneill wait_for_root = false; 413 1.1 jakllsch #endif 414 1.7 jmcneill 415 1.7 jmcneill if (wait_for_root) 416 1.7 jmcneill config_mountroot(sc->sc_dev, tegra_xusb_mountroot); 417 1.7 jmcneill else 418 1.7 jmcneill tegra_xusb_mountroot(sc->sc_dev); 419 1.1 jakllsch } 420 1.1 jakllsch 421 1.1 jakllsch static void 422 1.1 jakllsch tegra_xusb_mountroot(device_t self) 423 1.1 jakllsch { 424 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self); 425 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci; 426 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot; 427 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs; 428 1.1 jakllsch struct clk *clk; 429 1.1 jakllsch struct fdtbus_reset *rst; 430 1.1 jakllsch uint32_t rate; 431 1.1 jakllsch uint32_t val; 432 1.1 jakllsch int error; 433 1.1 jakllsch 434 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__); 435 1.1 jakllsch 436 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0); 437 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val); 438 1.1 jakllsch 439 1.7 jmcneill if (tegra_xusb_open_fw(psc) != 0) 440 1.4 jmcneill return; 441 1.6 jmcneill DPRINTF(sc->sc_dev, "post fw\n"); 442 1.1 jakllsch 443 1.4 jmcneill tegra_xusbpad_xhci_enable(); 444 1.4 jmcneill 445 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_falcon_src"); 446 1.1 jakllsch rate = clk_get_rate(clk); 447 1.1 jakllsch error = clk_enable(clk); 448 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 449 1.1 jakllsch 450 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_host_src"); 451 1.1 jakllsch rate = clk_get_rate(clk); 452 1.1 jakllsch error = clk_enable(clk); 453 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error); 454 1.1 jakllsch 455 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0); 456 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val); 457 1.1 jakllsch 458 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_host"); 459 1.1 jakllsch fdtbus_reset_deassert(rst); 460 1.1 jakllsch 461 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_src"); 462 1.1 jakllsch fdtbus_reset_deassert(rst); 463 1.1 jakllsch 464 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_ss"); 465 1.1 jakllsch fdtbus_reset_deassert(rst); 466 1.1 jakllsch 467 1.1 jakllsch val = csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG); 468 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n", val); 469 1.1 jakllsch 470 1.13 msaitoh val = bus_space_read_4(bst, psc->sc_bsh_fpci, PCI_USBREV) 471 1.13 msaitoh & PCI_USBREV_MASK; 472 1.13 msaitoh switch (val) { 473 1.13 msaitoh case PCI_USBREV_3_0: 474 1.13 msaitoh sc->sc_bus.ub_revision = USBREV_3_0; 475 1.13 msaitoh break; 476 1.13 msaitoh case PCI_USBREV_3_1: 477 1.13 msaitoh sc->sc_bus.ub_revision = USBREV_3_1; 478 1.13 msaitoh break; 479 1.13 msaitoh default: 480 1.13 msaitoh if (val < PCI_USBREV_3_0) { 481 1.14 jmcneill aprint_error_dev(self, "Unknown revision (%02x)\n", val); 482 1.13 msaitoh sc->sc_bus.ub_revision = USBREV_UNKNOWN; 483 1.13 msaitoh } else { 484 1.13 msaitoh /* Default to the latest revision */ 485 1.13 msaitoh aprint_normal_dev(self, 486 1.14 jmcneill "Unknown revision (%02x). Set to 3.1.\n", val); 487 1.13 msaitoh sc->sc_bus.ub_revision = USBREV_3_1; 488 1.13 msaitoh } 489 1.13 msaitoh break; 490 1.13 msaitoh } 491 1.13 msaitoh 492 1.1 jakllsch error = xhci_init(sc); 493 1.1 jakllsch if (error) { 494 1.1 jakllsch aprint_error_dev(self, "init failed, error=%d\n", error); 495 1.1 jakllsch return; 496 1.1 jakllsch } 497 1.1 jakllsch 498 1.28 thorpej sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint, CFARGS_NONE); 499 1.1 jakllsch 500 1.27 thorpej sc->sc_child2 = config_found(self, &sc->sc_bus2, usbctlprint, 501 1.28 thorpej CFARGS_NONE); 502 1.3 skrll 503 1.11 jmcneill xhci_start(sc); 504 1.11 jmcneill 505 1.1 jakllsch error = xusb_mailbox_send(psc, 0x01000000); 506 1.1 jakllsch if (error) { 507 1.1 jakllsch aprint_error_dev(self, "send failed, error=%d\n", error); 508 1.1 jakllsch } 509 1.1 jakllsch } 510 1.1 jakllsch 511 1.1 jakllsch static int 512 1.1 jakllsch tegra_xusb_intr_mbox(void *v) 513 1.1 jakllsch { 514 1.1 jakllsch struct tegra_xusb_softc * const psc = v; 515 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci; 516 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot; 517 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci; 518 1.1 jakllsch uint32_t val; 519 1.1 jakllsch uint32_t irv; 520 1.1 jakllsch uint32_t msg; 521 1.1 jakllsch int error; 522 1.1 jakllsch 523 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__); 524 1.1 jakllsch 525 1.1 jakllsch irv = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG); 526 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_SMI_INTR 0x%x\n", irv); 527 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG, irv); 528 1.1 jakllsch 529 1.1 jakllsch if (irv & T_XUSB_CFG_ARU_SMI_INTR_FW_HANG) 530 1.6 jmcneill aprint_error_dev(sc->sc_dev, "firmware hang\n"); 531 1.1 jakllsch 532 1.1 jakllsch msg = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_OUT_REG); 533 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_DATA_OUT 0x%x\n", msg); 534 1.1 jakllsch 535 1.1 jakllsch val = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG); 536 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_CMD 0x%x\n", val); 537 1.1 jakllsch val &= ~T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_SMI; 538 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG, val); 539 1.1 jakllsch 540 1.1 jakllsch bool sendresp = true; 541 1.1 jakllsch u_int rate; 542 1.1 jakllsch 543 1.1 jakllsch const uint32_t data = __SHIFTOUT(msg, MAILBOX_DATA_DATA); 544 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE); 545 1.1 jakllsch 546 1.1 jakllsch switch (type) { 547 1.1 jakllsch case 2: 548 1.1 jakllsch case 3: 549 1.6 jmcneill DPRINTF(sc->sc_dev, "FALC_CLOCK %u\n", data * 1000); 550 1.1 jakllsch break; 551 1.1 jakllsch case 4: 552 1.1 jakllsch case 5: 553 1.16 skrll if (psc->sc_txd->txd_scale_ss_clock) { 554 1.11 jmcneill DPRINTF(sc->sc_dev, "SSPI_CLOCK %u\n", data * 1000); 555 1.11 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src); 556 1.11 jmcneill DPRINTF(sc->sc_dev, "rate of psc->sc_clk_ss_src %u\n", 557 1.11 jmcneill rate); 558 1.11 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, data * 1000); 559 1.11 jmcneill if (error != 0) 560 1.11 jmcneill goto clk_fail; 561 1.11 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src); 562 1.11 jmcneill DPRINTF(sc->sc_dev, 563 1.11 jmcneill "rate of psc->sc_clk_ss_src %u after\n", rate); 564 1.11 jmcneill if (data == (rate / 1000)) { 565 1.11 jmcneill msg = __SHIFTIN(128, MAILBOX_DATA_TYPE) | 566 1.11 jmcneill __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA); 567 1.11 jmcneill } else 568 1.16 skrll clk_fail: 569 1.11 jmcneill msg = __SHIFTIN(129, MAILBOX_DATA_TYPE) | 570 1.11 jmcneill __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA); 571 1.11 jmcneill } else { 572 1.1 jakllsch msg = __SHIFTIN(128, MAILBOX_DATA_TYPE) | 573 1.11 jmcneill __SHIFTIN(data, MAILBOX_DATA_DATA); 574 1.11 jmcneill } 575 1.1 jakllsch xusb_mailbox_send(psc, msg); 576 1.1 jakllsch break; 577 1.1 jakllsch case 9: 578 1.1 jakllsch msg = __SHIFTIN(data, MAILBOX_DATA_DATA) | 579 1.1 jakllsch __SHIFTIN(128, MAILBOX_DATA_TYPE); 580 1.1 jakllsch xusb_mailbox_send(psc, msg); 581 1.1 jakllsch break; 582 1.1 jakllsch case 6: 583 1.1 jakllsch case 128: 584 1.1 jakllsch case 129: 585 1.1 jakllsch sendresp = false; 586 1.1 jakllsch break; 587 1.1 jakllsch default: 588 1.1 jakllsch sendresp = false; 589 1.1 jakllsch break; 590 1.1 jakllsch } 591 1.1 jakllsch 592 1.1 jakllsch if (sendresp == false) 593 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG, 594 1.1 jakllsch MAILBOX_OWNER_NONE); 595 1.1 jakllsch 596 1.1 jakllsch return irv; 597 1.1 jakllsch } 598 1.1 jakllsch 599 1.1 jakllsch static void 600 1.9 jmcneill tegra_xusb_init_regulators(struct tegra_xusb_softc * const psc) 601 1.9 jmcneill { 602 1.16 skrll 603 1.9 jmcneill device_t dev = psc->sc_xhci.sc_dev; 604 1.9 jmcneill const int phandle = psc->sc_phandle; 605 1.9 jmcneill struct fdtbus_regulator *reg; 606 1.9 jmcneill int n, error; 607 1.9 jmcneill 608 1.16 skrll for (n = 0; n < psc->sc_txd->txd_nsupplies; n++) { 609 1.16 skrll if (!of_hasprop(phandle, psc->sc_txd->txd_supplies[n])) 610 1.9 jmcneill continue; 611 1.16 skrll reg = fdtbus_regulator_acquire(phandle, psc->sc_txd->txd_supplies[n]); 612 1.9 jmcneill if (reg == NULL) { 613 1.9 jmcneill aprint_error_dev(dev, "couldn't acquire supply '%s'\n", 614 1.16 skrll psc->sc_txd->txd_supplies[n]); 615 1.9 jmcneill continue; 616 1.9 jmcneill } 617 1.9 jmcneill error = fdtbus_regulator_enable(reg); 618 1.9 jmcneill if (error != 0) 619 1.9 jmcneill aprint_error_dev(dev, "couldn't enable supply '%s': %d\n", 620 1.16 skrll psc->sc_txd->txd_supplies[n], error); 621 1.9 jmcneill } 622 1.9 jmcneill } 623 1.9 jmcneill 624 1.9 jmcneill static void 625 1.1 jakllsch tegra_xusb_init(struct tegra_xusb_softc * const psc) 626 1.1 jakllsch { 627 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci; 628 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot; 629 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs; 630 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci; 631 1.1 jakllsch 632 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__); 633 1.1 jakllsch 634 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, 635 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x0)); 636 1.1 jakllsch 637 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x40 = 0x%x\n", __func__, 638 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x40)); 639 1.1 jakllsch 640 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__, 641 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80)); 642 1.1 jakllsch /* FPCI_BAR0_START and FPCI_BAR0_ACCESS_TYPE */ 643 1.1 jakllsch bus_space_write_4(bst, ipfsh, 0x80, 0x00100000); 644 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__, 645 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80)); 646 1.1 jakllsch 647 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__, 648 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180)); 649 1.1 jakllsch /* EN_FPCI */ 650 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x180, 1, 0); 651 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__, 652 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180)); 653 1.1 jakllsch 654 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n", 655 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG)); 656 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, PCI_COMMAND_STATUS_REG, 657 1.1 jakllsch PCI_COMMAND_MASTER_ENABLE|PCI_COMMAND_MEM_ENABLE, 0x0); 658 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n", 659 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG)); 660 1.1 jakllsch 661 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__, 662 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0)); 663 1.1 jakllsch /* match FPCI BAR0 to above */ 664 1.1 jakllsch bus_space_write_4(bst, fpcih, PCI_BAR0, 0x10000000); 665 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__, 666 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0)); 667 1.16 skrll 668 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__, 669 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188)); 670 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x188, __BIT(16), 0); 671 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__, 672 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188)); 673 1.1 jakllsch 674 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__, 675 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc)); 676 1.1 jakllsch bus_space_write_4(bst, fpcih, 0x1bc, 0x80); 677 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__, 678 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc)); 679 1.1 jakllsch } 680 1.1 jakllsch 681 1.1 jakllsch static int 682 1.1 jakllsch fw_dma_alloc(struct tegra_xusb_softc * const psc, size_t size, size_t align, 683 1.1 jakllsch struct fw_dma * const p) 684 1.1 jakllsch { 685 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci; 686 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag; 687 1.1 jakllsch int err; 688 1.1 jakllsch 689 1.1 jakllsch p->size = size; 690 1.1 jakllsch err = bus_dmamem_alloc(dmat, p->size, align, 0, p->segs, 691 1.1 jakllsch sizeof(p->segs) / sizeof(p->segs[0]), &p->nsegs, BUS_DMA_NOWAIT); 692 1.1 jakllsch if (err) 693 1.1 jakllsch return err; 694 1.1 jakllsch err = bus_dmamem_map(dmat, p->segs, p->nsegs, p->size, &p->addr, 695 1.1 jakllsch BUS_DMA_NOWAIT|BUS_DMA_COHERENT); 696 1.1 jakllsch if (err) 697 1.1 jakllsch goto free; 698 1.1 jakllsch err = bus_dmamap_create(dmat, p->size, 1, p->size, 0, BUS_DMA_NOWAIT, 699 1.1 jakllsch &p->map); 700 1.1 jakllsch if (err) 701 1.1 jakllsch goto unmap; 702 1.1 jakllsch err = bus_dmamap_load(dmat, p->map, p->addr, p->size, NULL, 703 1.1 jakllsch BUS_DMA_NOWAIT); 704 1.1 jakllsch if (err) 705 1.1 jakllsch goto destroy; 706 1.1 jakllsch 707 1.1 jakllsch return 0; 708 1.1 jakllsch 709 1.1 jakllsch destroy: 710 1.1 jakllsch bus_dmamap_destroy(dmat, p->map); 711 1.1 jakllsch unmap: 712 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size); 713 1.1 jakllsch free: 714 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs); 715 1.1 jakllsch 716 1.1 jakllsch return err; 717 1.1 jakllsch } 718 1.1 jakllsch 719 1.1 jakllsch static void 720 1.1 jakllsch fw_dma_free(struct tegra_xusb_softc * const psc, struct fw_dma * const p) 721 1.1 jakllsch { 722 1.1 jakllsch const struct xhci_softc * const sc = &psc->sc_xhci; 723 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag; 724 1.1 jakllsch 725 1.1 jakllsch bus_dmamap_unload(dmat, p->map); 726 1.1 jakllsch bus_dmamap_destroy(dmat, p->map); 727 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size); 728 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs); 729 1.1 jakllsch } 730 1.1 jakllsch 731 1.1 jakllsch #define FWHEADER_BOOT_CODETAG 8 732 1.1 jakllsch #define FWHEADER_BOOT_CODESIZE 12 733 1.1 jakllsch #define FWHEADER_FWIMG_LEN 100 734 1.1 jakllsch #define FWHEADER__LEN 256 735 1.1 jakllsch 736 1.4 jmcneill static int 737 1.7 jmcneill tegra_xusb_open_fw(struct tegra_xusb_softc * const psc) 738 1.1 jakllsch { 739 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci; 740 1.1 jakllsch firmware_handle_t fw; 741 1.7 jmcneill size_t firmware_size = 0; 742 1.7 jmcneill void *firmware_image; 743 1.7 jmcneill const char *fw_path = NULL; 744 1.7 jmcneill void *fw_static = NULL; 745 1.1 jakllsch int error; 746 1.1 jakllsch 747 1.16 skrll switch (psc->sc_txd->txd_type) { 748 1.7 jmcneill case XUSB_T124: 749 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC) 750 1.20 jakllsch firmware_size = (uintptr_t)&_binary_tegra124_xusb_bin_end 751 1.20 jakllsch - (uintptr_t)&_binary_tegra124_xusb_bin_start; 752 1.17 jakllsch fw_static = __UNCONST(_binary_tegra124_xusb_bin_start); 753 1.1 jakllsch #else 754 1.7 jmcneill fw_path = "nvidia/tegra124"; 755 1.7 jmcneill #endif 756 1.7 jmcneill break; 757 1.7 jmcneill case XUSB_T210: 758 1.7 jmcneill #if defined(TEGRA210_XUSB_BIN_STATIC) 759 1.20 jakllsch firmware_size = (uintptr_t)&_binary_tegra210_xusb_bin_end 760 1.20 jakllsch - (uintptr_t)&_binary_tegra210_xusb_bin_start; 761 1.17 jakllsch fw_static = __UNCONST(_binary_tegra210_xusb_bin_start); 762 1.7 jmcneill #else 763 1.7 jmcneill fw_path = "nvidia/tegra210"; 764 1.7 jmcneill #endif 765 1.7 jmcneill break; 766 1.7 jmcneill default: 767 1.7 jmcneill return EINVAL; 768 1.1 jakllsch } 769 1.1 jakllsch 770 1.7 jmcneill if (fw_path != NULL) { 771 1.7 jmcneill error = firmware_open(fw_path, "xusb.bin", &fw); 772 1.7 jmcneill if (error != 0) { 773 1.7 jmcneill aprint_error_dev(sc->sc_dev, 774 1.7 jmcneill "couldn't load firmware from %s/xusb.bin: %d\n", 775 1.7 jmcneill fw_path, error); 776 1.7 jmcneill return error; 777 1.7 jmcneill } 778 1.7 jmcneill firmware_size = firmware_get_size(fw); 779 1.1 jakllsch } 780 1.1 jakllsch 781 1.7 jmcneill error = fw_dma_alloc(psc, firmware_size, PAGE_SIZE, 782 1.7 jmcneill &psc->sc_fw_dma); 783 1.7 jmcneill if (error != 0) 784 1.7 jmcneill return error; 785 1.1 jakllsch firmware_image = psc->sc_fw_dma.addr; 786 1.1 jakllsch 787 1.7 jmcneill if (fw_path != NULL) { 788 1.7 jmcneill error = firmware_read(fw, 0, firmware_image, firmware_size); 789 1.7 jmcneill if (error != 0) { 790 1.7 jmcneill fw_dma_free(psc, &psc->sc_fw_dma); 791 1.7 jmcneill firmware_close(fw); 792 1.7 jmcneill return error; 793 1.7 jmcneill } 794 1.1 jakllsch firmware_close(fw); 795 1.7 jmcneill } else { 796 1.7 jmcneill memcpy(firmware_image, fw_static, firmware_size); 797 1.1 jakllsch } 798 1.7 jmcneill 799 1.7 jmcneill return tegra_xusb_load_fw(psc, firmware_image, firmware_size); 800 1.7 jmcneill } 801 1.7 jmcneill 802 1.7 jmcneill static int 803 1.7 jmcneill tegra_xusb_load_fw(struct tegra_xusb_softc * const psc, void *firmware_image, 804 1.7 jmcneill size_t firmware_size) 805 1.7 jmcneill { 806 1.7 jmcneill struct xhci_softc * const sc = &psc->sc_xhci; 807 1.7 jmcneill const uint8_t *header; 808 1.1 jakllsch 809 1.1 jakllsch header = firmware_image; 810 1.1 jakllsch 811 1.1 jakllsch const uint32_t fwimg_len = le32dec(&header[FWHEADER_FWIMG_LEN]); 812 1.1 jakllsch const uint32_t boot_codetag = le32dec(&header[FWHEADER_BOOT_CODETAG]); 813 1.1 jakllsch const uint32_t boot_codesize = le32dec(&header[FWHEADER_BOOT_CODESIZE]); 814 1.1 jakllsch 815 1.1 jakllsch if (fwimg_len != firmware_size) 816 1.6 jmcneill aprint_error_dev(sc->sc_dev, "fwimg_len mismatch %u != %zu\n", 817 1.1 jakllsch fwimg_len, firmware_size); 818 1.1 jakllsch 819 1.1 jakllsch bus_dmamap_sync(sc->sc_bus.ub_dmatag, psc->sc_fw_dma.map, 0, 820 1.1 jakllsch firmware_size, BUS_DMASYNC_PREWRITE); 821 1.1 jakllsch 822 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n", 823 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG)); 824 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n", 825 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG)); 826 1.1 jakllsch 827 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n", 828 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG)); 829 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG, 830 1.1 jakllsch fwimg_len); 831 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n", 832 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG)); 833 1.1 jakllsch 834 1.1 jakllsch const uint64_t fwbase = psc->sc_fw_dma.map->dm_segs[0].ds_addr + 835 1.1 jakllsch FWHEADER__LEN; 836 1.1 jakllsch 837 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG, fwbase >> 32); 838 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG, fwbase); 839 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n", 840 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG)); 841 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_HI 0x%x\n", 842 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG)); 843 1.1 jakllsch 844 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n", 845 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG)); 846 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG, 847 1.1 jakllsch XUSB_CSB_MEMPOOL_APMAP_BOOTPATH); 848 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n", 849 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG)); 850 1.1 jakllsch 851 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n", 852 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG)); 853 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG, 854 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_INVALIDATE_ALL, 855 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION)); 856 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n", 857 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG)); 858 1.1 jakllsch 859 1.1 jakllsch const u_int code_tag_blocks = 860 1.1 jakllsch howmany(boot_codetag, IMEM_BLOCK_SIZE); 861 1.1 jakllsch const u_int code_size_blocks = 862 1.1 jakllsch howmany(boot_codesize, IMEM_BLOCK_SIZE); 863 1.1 jakllsch const u_int code_blocks = code_tag_blocks + code_size_blocks; 864 1.1 jakllsch 865 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n", 866 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG)); 867 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG, 868 1.1 jakllsch __SHIFTIN(code_tag_blocks, 869 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_OFFSET) | 870 1.1 jakllsch __SHIFTIN(code_size_blocks, 871 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_COUNT)); 872 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n", 873 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG)); 874 1.1 jakllsch 875 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n", 876 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG)); 877 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG, 878 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_LOAD_LOCKED_RESULT, 879 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION)); 880 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n", 881 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG)); 882 1.1 jakllsch 883 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n", 884 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG)); 885 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG, code_size_blocks); 886 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n", 887 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG)); 888 1.1 jakllsch 889 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n", 890 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG)); 891 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG, 892 1.1 jakllsch __SHIFTIN(code_tag_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_LO) | 893 1.1 jakllsch __SHIFTIN(code_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_HI)); 894 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n", 895 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG)); 896 1.1 jakllsch 897 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n", 898 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG)); 899 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_DMACTL_REG, 0); 900 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n", 901 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG)); 902 1.1 jakllsch 903 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n", 904 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG)); 905 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG, 906 1.1 jakllsch boot_codetag); 907 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n", 908 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG)); 909 1.1 jakllsch 910 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n", 911 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG)); 912 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_CPUCTL_REG, 913 1.1 jakllsch XUSB_CSB_FALCON_CPUCTL_STARTCPU); 914 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n", 915 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG)); 916 1.4 jmcneill 917 1.4 jmcneill return 0; 918 1.1 jakllsch } 919 1.1 jakllsch 920 1.1 jakllsch static uint32_t 921 1.1 jakllsch csb_read_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset) 922 1.1 jakllsch { 923 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE); 924 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET); 925 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot; 926 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci; 927 1.1 jakllsch 928 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range); 929 1.1 jakllsch return bus_space_read_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset); 930 1.1 jakllsch } 931 1.1 jakllsch 932 1.1 jakllsch static void 933 1.1 jakllsch csb_write_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset, 934 1.1 jakllsch uint32_t value) 935 1.1 jakllsch { 936 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE); 937 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET); 938 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot; 939 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci; 940 1.1 jakllsch 941 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range); 942 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset, value); 943 1.1 jakllsch } 944 1.1 jakllsch 945 1.1 jakllsch static int 946 1.1 jakllsch xusb_mailbox_send(struct tegra_xusb_softc * const psc, uint32_t msg) 947 1.1 jakllsch { 948 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci; 949 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot; 950 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci; 951 1.1 jakllsch uint32_t val; 952 1.1 jakllsch bool wait = false; 953 1.1 jakllsch 954 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE); 955 1.1 jakllsch 956 1.1 jakllsch if (!(type == 128 || type == 129)) { 957 1.1 jakllsch val = bus_space_read_4(bst, fpcih, 958 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG); 959 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", 960 1.1 jakllsch val); 961 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) { 962 1.1 jakllsch return EBUSY; 963 1.1 jakllsch } 964 1.1 jakllsch 965 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG, 966 1.1 jakllsch MAILBOX_OWNER_SW); 967 1.1 jakllsch 968 1.1 jakllsch val = bus_space_read_4(bst, fpcih, 969 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG); 970 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", 971 1.1 jakllsch val); 972 1.1 jakllsch if (val != MAILBOX_OWNER_SW) { 973 1.1 jakllsch return EBUSY; 974 1.1 jakllsch } 975 1.1 jakllsch 976 1.1 jakllsch wait = true; 977 1.1 jakllsch } 978 1.1 jakllsch 979 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_IN_REG, msg); 980 1.1 jakllsch 981 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG, 982 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_INT_EN | 983 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_FALCON, 0); 984 1.1 jakllsch 985 1.1 jakllsch if (wait) { 986 1.1 jakllsch 987 1.1 jakllsch for (u_int i = 0; i < 2500; i++) { 988 1.1 jakllsch val = bus_space_read_4(bst, fpcih, 989 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG); 990 1.6 jmcneill DPRINTF(sc->sc_dev, 991 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val); 992 1.1 jakllsch if (val == MAILBOX_OWNER_NONE) { 993 1.1 jakllsch break; 994 1.1 jakllsch } 995 1.1 jakllsch DELAY(10); 996 1.1 jakllsch } 997 1.1 jakllsch 998 1.1 jakllsch val = bus_space_read_4(bst, fpcih, 999 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG); 1000 1.6 jmcneill DPRINTF(sc->sc_dev, 1001 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val); 1002 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) { 1003 1.6 jmcneill aprint_error_dev(sc->sc_dev, 1004 1.1 jakllsch "timeout, XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val); 1005 1.1 jakllsch } 1006 1.1 jakllsch } 1007 1.1 jakllsch 1008 1.1 jakllsch return 0; 1009 1.1 jakllsch } 1010