tegra_xusb.c revision 1.10 1 1.10 jmcneill /* $NetBSD: tegra_xusb.c,v 1.10 2017/09/24 20:09:22 jmcneill Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2016 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #include "locators.h"
30 1.1 jakllsch #include "opt_tegra.h"
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/cdefs.h>
33 1.10 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_xusb.c,v 1.10 2017/09/24 20:09:22 jmcneill Exp $");
34 1.1 jakllsch
35 1.1 jakllsch #include <sys/param.h>
36 1.1 jakllsch #include <sys/bus.h>
37 1.1 jakllsch #include <sys/device.h>
38 1.1 jakllsch #include <sys/intr.h>
39 1.1 jakllsch #include <sys/systm.h>
40 1.1 jakllsch #include <sys/kernel.h>
41 1.1 jakllsch
42 1.1 jakllsch #include <arm/nvidia/tegra_reg.h>
43 1.1 jakllsch #include <arm/nvidia/tegra_var.h>
44 1.7 jmcneill #include <arm/nvidia/tegra_xusbpad.h>
45 1.10 jmcneill #include <arm/nvidia/tegra_xusbreg.h>
46 1.10 jmcneill #include <arm/nvidia/tegra_pmcreg.h>
47 1.1 jakllsch
48 1.1 jakllsch #include <dev/pci/pcireg.h>
49 1.1 jakllsch
50 1.1 jakllsch #include <dev/fdt/fdtvar.h>
51 1.1 jakllsch
52 1.1 jakllsch #include <dev/firmload.h>
53 1.1 jakllsch
54 1.1 jakllsch #include <dev/usb/usb.h>
55 1.1 jakllsch #include <dev/usb/usbdi.h>
56 1.1 jakllsch #include <dev/usb/usbdivar.h>
57 1.1 jakllsch #include <dev/usb/usb_mem.h>
58 1.1 jakllsch
59 1.1 jakllsch #include <dev/usb/xhcireg.h>
60 1.1 jakllsch #include <dev/usb/xhcivar.h>
61 1.1 jakllsch
62 1.6 jmcneill #ifdef TEGRA_XUSB_DEBUG
63 1.6 jmcneill int tegra_xusb_debug = 1;
64 1.6 jmcneill #else
65 1.6 jmcneill int tegra_xusb_debug = 0;
66 1.6 jmcneill #endif
67 1.6 jmcneill
68 1.6 jmcneill #define DPRINTF(...) if (tegra_xusb_debug) device_printf(__VA_ARGS__)
69 1.6 jmcneill
70 1.1 jakllsch static int tegra_xusb_match(device_t, cfdata_t, void *);
71 1.1 jakllsch static void tegra_xusb_attach(device_t, device_t, void *);
72 1.1 jakllsch static void tegra_xusb_mountroot(device_t);
73 1.1 jakllsch
74 1.1 jakllsch static int tegra_xusb_intr_mbox(void *);
75 1.1 jakllsch
76 1.1 jakllsch #ifdef TEGRA124_XUSB_BIN_STATIC
77 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_size[];
78 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_start[];
79 1.1 jakllsch #endif
80 1.1 jakllsch
81 1.7 jmcneill #ifdef TEGRA210_XUSB_BIN_STATIC
82 1.7 jmcneill extern const char _binary_tegra210_xusb_bin_size[];
83 1.7 jmcneill extern const char _binary_tegra210_xusb_bin_start[];
84 1.7 jmcneill #endif
85 1.7 jmcneill
86 1.7 jmcneill enum xusb_type {
87 1.7 jmcneill XUSB_T124 = 1,
88 1.7 jmcneill XUSB_T210
89 1.7 jmcneill };
90 1.7 jmcneill
91 1.7 jmcneill static const struct of_compat_data compat_data[] = {
92 1.7 jmcneill { "nvidia,tegra124-xusb", XUSB_T124 },
93 1.7 jmcneill { "nvidia,tegra210-xusb", XUSB_T210 },
94 1.7 jmcneill { NULL }
95 1.7 jmcneill };
96 1.7 jmcneill
97 1.1 jakllsch struct fw_dma {
98 1.1 jakllsch bus_dmamap_t map;
99 1.1 jakllsch void * addr;
100 1.1 jakllsch bus_dma_segment_t segs[1];
101 1.1 jakllsch int nsegs;
102 1.1 jakllsch size_t size;
103 1.1 jakllsch };
104 1.1 jakllsch
105 1.1 jakllsch struct tegra_xusb_softc {
106 1.1 jakllsch struct xhci_softc sc_xhci;
107 1.1 jakllsch int sc_phandle;
108 1.1 jakllsch bus_space_handle_t sc_bsh_xhci;
109 1.1 jakllsch bus_space_handle_t sc_bsh_fpci;
110 1.1 jakllsch bus_space_handle_t sc_bsh_ipfs;
111 1.1 jakllsch void *sc_ih;
112 1.1 jakllsch void *sc_ih_mbox;
113 1.1 jakllsch struct fw_dma sc_fw_dma;
114 1.1 jakllsch struct clk *sc_clk_ss_src;
115 1.7 jmcneill enum xusb_type sc_type;
116 1.1 jakllsch };
117 1.1 jakllsch
118 1.1 jakllsch static uint32_t csb_read_4(struct tegra_xusb_softc * const, bus_size_t);
119 1.1 jakllsch static void csb_write_4(struct tegra_xusb_softc * const, bus_size_t,
120 1.1 jakllsch uint32_t);
121 1.1 jakllsch
122 1.1 jakllsch static void tegra_xusb_init(struct tegra_xusb_softc * const);
123 1.7 jmcneill static int tegra_xusb_open_fw(struct tegra_xusb_softc * const);
124 1.7 jmcneill static int tegra_xusb_load_fw(struct tegra_xusb_softc * const, void *,
125 1.7 jmcneill size_t);
126 1.9 jmcneill static void tegra_xusb_init_regulators(struct tegra_xusb_softc * const);
127 1.1 jakllsch
128 1.1 jakllsch static int xusb_mailbox_send(struct tegra_xusb_softc * const, uint32_t);
129 1.1 jakllsch
130 1.1 jakllsch CFATTACH_DECL_NEW(tegra_xusb, sizeof(struct tegra_xusb_softc),
131 1.1 jakllsch tegra_xusb_match, tegra_xusb_attach, NULL, NULL);
132 1.1 jakllsch
133 1.1 jakllsch static int
134 1.1 jakllsch tegra_xusb_match(device_t parent, cfdata_t cf, void *aux)
135 1.1 jakllsch {
136 1.1 jakllsch struct fdt_attach_args * const faa = aux;
137 1.1 jakllsch
138 1.7 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
139 1.1 jakllsch }
140 1.1 jakllsch
141 1.2 skrll #define tegra_xusb_attach_check(sc, cond, fmt, ...) \
142 1.2 skrll do { \
143 1.2 skrll if (cond) { \
144 1.2 skrll aprint_error_dev(sc->sc_dev, fmt, ## __VA_ARGS__); \
145 1.2 skrll return; \
146 1.2 skrll } \
147 1.2 skrll } while (0)
148 1.2 skrll
149 1.1 jakllsch static void
150 1.1 jakllsch tegra_xusb_attach(device_t parent, device_t self, void *aux)
151 1.1 jakllsch {
152 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self);
153 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
154 1.1 jakllsch struct fdt_attach_args * const faa = aux;
155 1.7 jmcneill bool wait_for_root = true;
156 1.1 jakllsch char intrstr[128];
157 1.1 jakllsch bus_addr_t addr;
158 1.1 jakllsch bus_size_t size;
159 1.6 jmcneill struct fdtbus_reset *rst;
160 1.1 jakllsch struct clk *clk;
161 1.1 jakllsch uint32_t rate;
162 1.6 jmcneill int error;
163 1.1 jakllsch
164 1.1 jakllsch aprint_naive("\n");
165 1.1 jakllsch aprint_normal(": XUSB\n");
166 1.1 jakllsch
167 1.1 jakllsch sc->sc_dev = self;
168 1.1 jakllsch sc->sc_iot = faa->faa_bst;
169 1.1 jakllsch sc->sc_bus.ub_hcpriv = sc;
170 1.1 jakllsch sc->sc_bus.ub_dmatag = faa->faa_dmat;
171 1.1 jakllsch psc->sc_phandle = faa->faa_phandle;
172 1.7 jmcneill psc->sc_type = of_search_compatible(faa->faa_phandle, compat_data)->data;
173 1.1 jakllsch
174 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
175 1.1 jakllsch aprint_error(": couldn't get registers\n");
176 1.1 jakllsch return;
177 1.1 jakllsch }
178 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh);
179 1.1 jakllsch if (error) {
180 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
181 1.1 jakllsch return;
182 1.1 jakllsch }
183 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
184 1.1 jakllsch
185 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 1, &addr, &size) != 0) {
186 1.1 jakllsch aprint_error(": couldn't get registers\n");
187 1.1 jakllsch return;
188 1.1 jakllsch }
189 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_fpci);
190 1.1 jakllsch if (error) {
191 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
192 1.1 jakllsch return;
193 1.1 jakllsch }
194 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
195 1.1 jakllsch
196 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 2, &addr, &size) != 0) {
197 1.1 jakllsch aprint_error(": couldn't get registers\n");
198 1.1 jakllsch return;
199 1.1 jakllsch }
200 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_ipfs);
201 1.1 jakllsch if (error) {
202 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
203 1.1 jakllsch return;
204 1.1 jakllsch }
205 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
206 1.1 jakllsch
207 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
208 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n");
209 1.1 jakllsch return;
210 1.1 jakllsch }
211 1.1 jakllsch
212 1.1 jakllsch psc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_USB,
213 1.1 jakllsch 0, xhci_intr, sc);
214 1.1 jakllsch if (psc->sc_ih == NULL) {
215 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n",
216 1.1 jakllsch intrstr);
217 1.1 jakllsch return;
218 1.1 jakllsch }
219 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr);
220 1.1 jakllsch
221 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 1, intrstr, sizeof(intrstr))) {
222 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n");
223 1.1 jakllsch return;
224 1.1 jakllsch }
225 1.1 jakllsch
226 1.1 jakllsch psc->sc_ih_mbox = fdtbus_intr_establish(faa->faa_phandle, 1, IPL_VM,
227 1.1 jakllsch 0, tegra_xusb_intr_mbox, psc);
228 1.1 jakllsch if (psc->sc_ih_mbox == NULL) {
229 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n",
230 1.1 jakllsch intrstr);
231 1.1 jakllsch return;
232 1.1 jakllsch }
233 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr);
234 1.1 jakllsch
235 1.10 jmcneill /* Enable XUSB power rails */
236 1.10 jmcneill
237 1.10 jmcneill tegra_pmc_power(PMC_PARTID_XUSBC, true); /* Host/USB2.0 */
238 1.10 jmcneill tegra_pmc_power(PMC_PARTID_XUSBA, true); /* SuperSpeed */
239 1.10 jmcneill
240 1.10 jmcneill /* Enable XUSB clocks */
241 1.10 jmcneill
242 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "pll_e");
243 1.1 jakllsch rate = clk_get_rate(clk);
244 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
245 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
246 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable pll_e clock");
247 1.1 jakllsch
248 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host_src");
249 1.1 jakllsch rate = clk_get_rate(clk);
250 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
251 1.1 jakllsch error = clk_set_rate(clk, 102000000);
252 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_host_src clock rate");
253 1.2 skrll
254 1.1 jakllsch rate = clk_get_rate(clk);
255 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
256 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
257 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_host_src clock");
258 1.1 jakllsch
259 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_falcon_src");
260 1.1 jakllsch rate = clk_get_rate(clk);
261 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
262 1.1 jakllsch error = clk_set_rate(clk, 204000000);
263 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_falcon_src clock rate");
264 1.2 skrll
265 1.1 jakllsch rate = clk_get_rate(clk);
266 1.1 jakllsch error = clk_enable(clk);
267 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
268 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_falcon_src clock");
269 1.1 jakllsch
270 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host");
271 1.1 jakllsch rate = clk_get_rate(clk);
272 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
273 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
274 1.1 jakllsch
275 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_ss");
276 1.1 jakllsch rate = clk_get_rate(clk);
277 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
278 1.6 jmcneill DPRINTF(sc->sc_dev, "xusb_ss rate %u error %d\n", rate, error);
279 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss clock");
280 1.1 jakllsch
281 1.1 jakllsch psc->sc_clk_ss_src = fdtbus_clock_get(faa->faa_phandle, "xusb_ss_src");
282 1.2 skrll tegra_xusb_attach_check(sc, psc->sc_clk_ss_src == NULL,
283 1.2 skrll "failed to get xusb_ss_src clock");
284 1.5 jmcneill
285 1.7 jmcneill if (psc->sc_type == XUSB_T124) {
286 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
287 1.7 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u\n", rate);
288 1.7 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, 2000000);
289 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
290 1.7 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u error %d\n", rate, error);
291 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate");
292 1.7 jmcneill
293 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
294 1.7 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u\n", rate);
295 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to set xusb_ss_src clock rate");
296 1.1 jakllsch
297 1.7 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, 120000000);
298 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
299 1.7 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error);
300 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate");
301 1.7 jmcneill }
302 1.1 jakllsch
303 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
304 1.1 jakllsch error = clk_enable(psc->sc_clk_ss_src);
305 1.6 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error);
306 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss_src clock");
307 1.1 jakllsch
308 1.1 jakllsch #if 0
309 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_hs_src");
310 1.1 jakllsch error = 0;
311 1.1 jakllsch rate = clk_get_rate(clk);
312 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
313 1.1 jakllsch #endif
314 1.1 jakllsch
315 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_fs_src");
316 1.1 jakllsch rate = clk_get_rate(clk);
317 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
318 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
319 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_fs_src clock");
320 1.1 jakllsch
321 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_host");
322 1.1 jakllsch fdtbus_reset_deassert(rst);
323 1.1 jakllsch
324 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_src");
325 1.1 jakllsch fdtbus_reset_deassert(rst);
326 1.1 jakllsch
327 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_ss");
328 1.1 jakllsch fdtbus_reset_deassert(rst);
329 1.1 jakllsch
330 1.1 jakllsch DELAY(1);
331 1.1 jakllsch
332 1.9 jmcneill tegra_xusb_init_regulators(psc);
333 1.9 jmcneill
334 1.1 jakllsch tegra_xusb_init(psc);
335 1.1 jakllsch
336 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
337 1.7 jmcneill if (psc->sc_type == XUSB_T124)
338 1.7 jmcneill wait_for_root = false;
339 1.7 jmcneill #endif
340 1.7 jmcneill #if defined(TEGRA210_XUSB_BIN_STATIC)
341 1.7 jmcneill if (psc->sc_type == XUSB_T210)
342 1.7 jmcneill wait_for_root = false;
343 1.1 jakllsch #endif
344 1.7 jmcneill
345 1.7 jmcneill if (wait_for_root)
346 1.7 jmcneill config_mountroot(sc->sc_dev, tegra_xusb_mountroot);
347 1.7 jmcneill else
348 1.7 jmcneill tegra_xusb_mountroot(sc->sc_dev);
349 1.1 jakllsch }
350 1.1 jakllsch
351 1.1 jakllsch static void
352 1.1 jakllsch tegra_xusb_mountroot(device_t self)
353 1.1 jakllsch {
354 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self);
355 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
356 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
357 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs;
358 1.1 jakllsch struct clk *clk;
359 1.1 jakllsch struct fdtbus_reset *rst;
360 1.1 jakllsch uint32_t rate;
361 1.1 jakllsch uint32_t val;
362 1.1 jakllsch int error;
363 1.1 jakllsch
364 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
365 1.1 jakllsch
366 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0);
367 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val);
368 1.1 jakllsch
369 1.7 jmcneill if (tegra_xusb_open_fw(psc) != 0)
370 1.4 jmcneill return;
371 1.6 jmcneill DPRINTF(sc->sc_dev, "post fw\n");
372 1.1 jakllsch
373 1.4 jmcneill tegra_xusbpad_xhci_enable();
374 1.4 jmcneill
375 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_falcon_src");
376 1.1 jakllsch rate = clk_get_rate(clk);
377 1.1 jakllsch error = clk_enable(clk);
378 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
379 1.1 jakllsch
380 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_host_src");
381 1.1 jakllsch rate = clk_get_rate(clk);
382 1.1 jakllsch error = clk_enable(clk);
383 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
384 1.1 jakllsch
385 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0);
386 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val);
387 1.1 jakllsch
388 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_host");
389 1.1 jakllsch fdtbus_reset_deassert(rst);
390 1.1 jakllsch
391 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_src");
392 1.1 jakllsch fdtbus_reset_deassert(rst);
393 1.1 jakllsch
394 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_ss");
395 1.1 jakllsch fdtbus_reset_deassert(rst);
396 1.1 jakllsch
397 1.1 jakllsch val = csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG);
398 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n", val);
399 1.1 jakllsch
400 1.1 jakllsch
401 1.1 jakllsch error = xhci_init(sc);
402 1.1 jakllsch if (error) {
403 1.1 jakllsch aprint_error_dev(self, "init failed, error=%d\n", error);
404 1.1 jakllsch return;
405 1.1 jakllsch }
406 1.1 jakllsch
407 1.1 jakllsch sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint);
408 1.1 jakllsch
409 1.3 skrll sc->sc_child2 = config_found(self, &sc->sc_bus2, usbctlprint);
410 1.3 skrll
411 1.1 jakllsch error = xusb_mailbox_send(psc, 0x01000000);
412 1.1 jakllsch if (error) {
413 1.1 jakllsch aprint_error_dev(self, "send failed, error=%d\n", error);
414 1.1 jakllsch }
415 1.1 jakllsch }
416 1.1 jakllsch
417 1.1 jakllsch static int
418 1.1 jakllsch tegra_xusb_intr_mbox(void *v)
419 1.1 jakllsch {
420 1.1 jakllsch struct tegra_xusb_softc * const psc = v;
421 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
422 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
423 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
424 1.1 jakllsch uint32_t val;
425 1.1 jakllsch uint32_t irv;
426 1.1 jakllsch uint32_t msg;
427 1.1 jakllsch int error;
428 1.1 jakllsch
429 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
430 1.1 jakllsch
431 1.1 jakllsch irv = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG);
432 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_SMI_INTR 0x%x\n", irv);
433 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG, irv);
434 1.1 jakllsch
435 1.1 jakllsch if (irv & T_XUSB_CFG_ARU_SMI_INTR_FW_HANG)
436 1.6 jmcneill aprint_error_dev(sc->sc_dev, "firmware hang\n");
437 1.1 jakllsch
438 1.1 jakllsch msg = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_OUT_REG);
439 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_DATA_OUT 0x%x\n", msg);
440 1.1 jakllsch
441 1.1 jakllsch val = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG);
442 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_CMD 0x%x\n", val);
443 1.1 jakllsch val &= ~T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_SMI;
444 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG, val);
445 1.1 jakllsch
446 1.1 jakllsch bool sendresp = true;
447 1.1 jakllsch u_int rate;
448 1.1 jakllsch
449 1.1 jakllsch const uint32_t data = __SHIFTOUT(msg, MAILBOX_DATA_DATA);
450 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE);
451 1.1 jakllsch
452 1.1 jakllsch switch (type) {
453 1.1 jakllsch case 2:
454 1.1 jakllsch case 3:
455 1.6 jmcneill DPRINTF(sc->sc_dev, "FALC_CLOCK %u\n", data * 1000);
456 1.1 jakllsch break;
457 1.1 jakllsch case 4:
458 1.1 jakllsch case 5:
459 1.6 jmcneill DPRINTF(sc->sc_dev, "SSPI_CLOCK %u\n", data * 1000);
460 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
461 1.6 jmcneill DPRINTF(sc->sc_dev, "rate of psc->sc_clk_ss_src %u\n",
462 1.1 jakllsch rate);
463 1.1 jakllsch error = clk_set_rate(psc->sc_clk_ss_src, data * 1000);
464 1.1 jakllsch if (error != 0)
465 1.1 jakllsch goto clk_fail;
466 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
467 1.6 jmcneill DPRINTF(sc->sc_dev,
468 1.1 jakllsch "rate of psc->sc_clk_ss_src %u after\n", rate);
469 1.1 jakllsch if (data == (rate / 1000)) {
470 1.1 jakllsch msg = __SHIFTIN(128, MAILBOX_DATA_TYPE) |
471 1.1 jakllsch __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA);
472 1.1 jakllsch } else
473 1.1 jakllsch clk_fail:
474 1.1 jakllsch msg = __SHIFTIN(129, MAILBOX_DATA_TYPE) |
475 1.1 jakllsch __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA);
476 1.1 jakllsch xusb_mailbox_send(psc, msg);
477 1.1 jakllsch break;
478 1.1 jakllsch case 9:
479 1.1 jakllsch msg = __SHIFTIN(data, MAILBOX_DATA_DATA) |
480 1.1 jakllsch __SHIFTIN(128, MAILBOX_DATA_TYPE);
481 1.1 jakllsch xusb_mailbox_send(psc, msg);
482 1.1 jakllsch break;
483 1.1 jakllsch case 6:
484 1.1 jakllsch case 128:
485 1.1 jakllsch case 129:
486 1.1 jakllsch sendresp = false;
487 1.1 jakllsch break;
488 1.1 jakllsch default:
489 1.1 jakllsch sendresp = false;
490 1.1 jakllsch break;
491 1.1 jakllsch }
492 1.1 jakllsch
493 1.1 jakllsch if (sendresp == false)
494 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG,
495 1.1 jakllsch MAILBOX_OWNER_NONE);
496 1.1 jakllsch
497 1.1 jakllsch return irv;
498 1.1 jakllsch }
499 1.1 jakllsch
500 1.1 jakllsch static void
501 1.9 jmcneill tegra_xusb_init_regulators(struct tegra_xusb_softc * const psc)
502 1.9 jmcneill {
503 1.9 jmcneill const char * supply_names[] = {
504 1.9 jmcneill "dvddio-pex-supply",
505 1.9 jmcneill "hvddio-pex-supply",
506 1.9 jmcneill "avdd-usb-supply",
507 1.9 jmcneill "avdd-pll-utmip-supply",
508 1.9 jmcneill "avdd-pll-uerefe-supply",
509 1.9 jmcneill "dvdd-usb-ss-pll-supply",
510 1.9 jmcneill "hvdd-usb-ss-pll-e-supply"
511 1.9 jmcneill };
512 1.9 jmcneill device_t dev = psc->sc_xhci.sc_dev;
513 1.9 jmcneill const int phandle = psc->sc_phandle;
514 1.9 jmcneill struct fdtbus_regulator *reg;
515 1.9 jmcneill int n, error;
516 1.9 jmcneill
517 1.9 jmcneill for (n = 0; n < __arraycount(supply_names); n++) {
518 1.9 jmcneill if (!of_hasprop(phandle, supply_names[n]))
519 1.9 jmcneill continue;
520 1.9 jmcneill reg = fdtbus_regulator_acquire(phandle, supply_names[n]);
521 1.9 jmcneill if (reg == NULL) {
522 1.9 jmcneill aprint_error_dev(dev, "couldn't acquire supply '%s'\n",
523 1.9 jmcneill supply_names[n]);
524 1.9 jmcneill continue;
525 1.9 jmcneill }
526 1.9 jmcneill error = fdtbus_regulator_enable(reg);
527 1.9 jmcneill if (error != 0)
528 1.9 jmcneill aprint_error_dev(dev, "couldn't enable supply '%s': %d\n",
529 1.9 jmcneill supply_names[n], error);
530 1.9 jmcneill }
531 1.9 jmcneill }
532 1.9 jmcneill
533 1.9 jmcneill static void
534 1.1 jakllsch tegra_xusb_init(struct tegra_xusb_softc * const psc)
535 1.1 jakllsch {
536 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
537 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
538 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs;
539 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
540 1.1 jakllsch
541 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
542 1.1 jakllsch
543 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__,
544 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x0));
545 1.1 jakllsch
546 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x40 = 0x%x\n", __func__,
547 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x40));
548 1.1 jakllsch
549 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__,
550 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80));
551 1.1 jakllsch /* FPCI_BAR0_START and FPCI_BAR0_ACCESS_TYPE */
552 1.1 jakllsch bus_space_write_4(bst, ipfsh, 0x80, 0x00100000);
553 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__,
554 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80));
555 1.1 jakllsch
556 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__,
557 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180));
558 1.1 jakllsch /* EN_FPCI */
559 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x180, 1, 0);
560 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__,
561 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180));
562 1.1 jakllsch
563 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n",
564 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG));
565 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, PCI_COMMAND_STATUS_REG,
566 1.1 jakllsch PCI_COMMAND_MASTER_ENABLE|PCI_COMMAND_MEM_ENABLE, 0x0);
567 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n",
568 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG));
569 1.1 jakllsch
570 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__,
571 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0));
572 1.1 jakllsch /* match FPCI BAR0 to above */
573 1.1 jakllsch bus_space_write_4(bst, fpcih, PCI_BAR0, 0x10000000);
574 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__,
575 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0));
576 1.1 jakllsch
577 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__,
578 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188));
579 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x188, __BIT(16), 0);
580 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__,
581 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188));
582 1.1 jakllsch
583 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__,
584 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc));
585 1.1 jakllsch bus_space_write_4(bst, fpcih, 0x1bc, 0x80);
586 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__,
587 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc));
588 1.1 jakllsch }
589 1.1 jakllsch
590 1.1 jakllsch static int
591 1.1 jakllsch fw_dma_alloc(struct tegra_xusb_softc * const psc, size_t size, size_t align,
592 1.1 jakllsch struct fw_dma * const p)
593 1.1 jakllsch {
594 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
595 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag;
596 1.1 jakllsch int err;
597 1.1 jakllsch
598 1.1 jakllsch p->size = size;
599 1.1 jakllsch err = bus_dmamem_alloc(dmat, p->size, align, 0, p->segs,
600 1.1 jakllsch sizeof(p->segs) / sizeof(p->segs[0]), &p->nsegs, BUS_DMA_NOWAIT);
601 1.1 jakllsch if (err)
602 1.1 jakllsch return err;
603 1.1 jakllsch err = bus_dmamem_map(dmat, p->segs, p->nsegs, p->size, &p->addr,
604 1.1 jakllsch BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
605 1.1 jakllsch if (err)
606 1.1 jakllsch goto free;
607 1.1 jakllsch err = bus_dmamap_create(dmat, p->size, 1, p->size, 0, BUS_DMA_NOWAIT,
608 1.1 jakllsch &p->map);
609 1.1 jakllsch if (err)
610 1.1 jakllsch goto unmap;
611 1.1 jakllsch err = bus_dmamap_load(dmat, p->map, p->addr, p->size, NULL,
612 1.1 jakllsch BUS_DMA_NOWAIT);
613 1.1 jakllsch if (err)
614 1.1 jakllsch goto destroy;
615 1.1 jakllsch
616 1.1 jakllsch return 0;
617 1.1 jakllsch
618 1.1 jakllsch destroy:
619 1.1 jakllsch bus_dmamap_destroy(dmat, p->map);
620 1.1 jakllsch unmap:
621 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size);
622 1.1 jakllsch free:
623 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs);
624 1.1 jakllsch
625 1.1 jakllsch return err;
626 1.1 jakllsch }
627 1.1 jakllsch
628 1.1 jakllsch #if !defined(TEGRA124_XUSB_BIN_STATIC)
629 1.1 jakllsch static void
630 1.1 jakllsch fw_dma_free(struct tegra_xusb_softc * const psc, struct fw_dma * const p)
631 1.1 jakllsch {
632 1.1 jakllsch const struct xhci_softc * const sc = &psc->sc_xhci;
633 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag;
634 1.1 jakllsch
635 1.1 jakllsch bus_dmamap_unload(dmat, p->map);
636 1.1 jakllsch bus_dmamap_destroy(dmat, p->map);
637 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size);
638 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs);
639 1.1 jakllsch }
640 1.1 jakllsch #endif
641 1.1 jakllsch
642 1.1 jakllsch #define FWHEADER_BOOT_CODETAG 8
643 1.1 jakllsch #define FWHEADER_BOOT_CODESIZE 12
644 1.1 jakllsch #define FWHEADER_FWIMG_LEN 100
645 1.1 jakllsch #define FWHEADER__LEN 256
646 1.1 jakllsch
647 1.4 jmcneill static int
648 1.7 jmcneill tegra_xusb_open_fw(struct tegra_xusb_softc * const psc)
649 1.1 jakllsch {
650 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
651 1.1 jakllsch firmware_handle_t fw;
652 1.7 jmcneill size_t firmware_size = 0;
653 1.7 jmcneill void *firmware_image;
654 1.7 jmcneill const char *fw_path = NULL;
655 1.7 jmcneill void *fw_static = NULL;
656 1.1 jakllsch int error;
657 1.1 jakllsch
658 1.7 jmcneill switch (psc->sc_type) {
659 1.7 jmcneill case XUSB_T124:
660 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
661 1.7 jmcneill firmware_size = (uintptr_t)&_binary_tegra124_xusb_bin_size;
662 1.7 jmcneill fw_static = _binary_tegra124_xusb_bin_start;
663 1.1 jakllsch #else
664 1.7 jmcneill fw_path = "nvidia/tegra124";
665 1.7 jmcneill #endif
666 1.7 jmcneill break;
667 1.7 jmcneill case XUSB_T210:
668 1.7 jmcneill #if defined(TEGRA210_XUSB_BIN_STATIC)
669 1.7 jmcneill firmware_size = (uintptr_t)&_binary_tegra210_xusb_bin_size;
670 1.7 jmcneill fw_static = _binary_tegra210_xusb_bin_start;
671 1.7 jmcneill #else
672 1.7 jmcneill fw_path = "nvidia/tegra210";
673 1.7 jmcneill #endif
674 1.7 jmcneill break;
675 1.7 jmcneill default:
676 1.7 jmcneill return EINVAL;
677 1.1 jakllsch }
678 1.1 jakllsch
679 1.7 jmcneill if (fw_path != NULL) {
680 1.7 jmcneill error = firmware_open(fw_path, "xusb.bin", &fw);
681 1.7 jmcneill if (error != 0) {
682 1.7 jmcneill aprint_error_dev(sc->sc_dev,
683 1.7 jmcneill "couldn't load firmware from %s/xusb.bin: %d\n",
684 1.7 jmcneill fw_path, error);
685 1.7 jmcneill return error;
686 1.7 jmcneill }
687 1.7 jmcneill firmware_size = firmware_get_size(fw);
688 1.1 jakllsch }
689 1.1 jakllsch
690 1.7 jmcneill error = fw_dma_alloc(psc, firmware_size, PAGE_SIZE,
691 1.7 jmcneill &psc->sc_fw_dma);
692 1.7 jmcneill if (error != 0)
693 1.7 jmcneill return error;
694 1.1 jakllsch firmware_image = psc->sc_fw_dma.addr;
695 1.1 jakllsch
696 1.7 jmcneill if (fw_path != NULL) {
697 1.7 jmcneill error = firmware_read(fw, 0, firmware_image, firmware_size);
698 1.7 jmcneill if (error != 0) {
699 1.7 jmcneill fw_dma_free(psc, &psc->sc_fw_dma);
700 1.7 jmcneill firmware_close(fw);
701 1.7 jmcneill return error;
702 1.7 jmcneill }
703 1.1 jakllsch firmware_close(fw);
704 1.7 jmcneill } else {
705 1.7 jmcneill memcpy(firmware_image, fw_static, firmware_size);
706 1.1 jakllsch }
707 1.7 jmcneill
708 1.7 jmcneill return tegra_xusb_load_fw(psc, firmware_image, firmware_size);
709 1.7 jmcneill }
710 1.7 jmcneill
711 1.7 jmcneill static int
712 1.7 jmcneill tegra_xusb_load_fw(struct tegra_xusb_softc * const psc, void *firmware_image,
713 1.7 jmcneill size_t firmware_size)
714 1.7 jmcneill {
715 1.7 jmcneill struct xhci_softc * const sc = &psc->sc_xhci;
716 1.7 jmcneill const uint8_t *header;
717 1.1 jakllsch
718 1.1 jakllsch header = firmware_image;
719 1.1 jakllsch
720 1.1 jakllsch const uint32_t fwimg_len = le32dec(&header[FWHEADER_FWIMG_LEN]);
721 1.1 jakllsch const uint32_t boot_codetag = le32dec(&header[FWHEADER_BOOT_CODETAG]);
722 1.1 jakllsch const uint32_t boot_codesize = le32dec(&header[FWHEADER_BOOT_CODESIZE]);
723 1.1 jakllsch
724 1.1 jakllsch if (fwimg_len != firmware_size)
725 1.6 jmcneill aprint_error_dev(sc->sc_dev, "fwimg_len mismatch %u != %zu\n",
726 1.1 jakllsch fwimg_len, firmware_size);
727 1.1 jakllsch
728 1.1 jakllsch bus_dmamap_sync(sc->sc_bus.ub_dmatag, psc->sc_fw_dma.map, 0,
729 1.1 jakllsch firmware_size, BUS_DMASYNC_PREWRITE);
730 1.1 jakllsch
731 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
732 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
733 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n",
734 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG));
735 1.1 jakllsch
736 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n",
737 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG));
738 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG,
739 1.1 jakllsch fwimg_len);
740 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n",
741 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG));
742 1.1 jakllsch
743 1.1 jakllsch const uint64_t fwbase = psc->sc_fw_dma.map->dm_segs[0].ds_addr +
744 1.1 jakllsch FWHEADER__LEN;
745 1.1 jakllsch
746 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG, fwbase >> 32);
747 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG, fwbase);
748 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n",
749 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG));
750 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_HI 0x%x\n",
751 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG));
752 1.1 jakllsch
753 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n",
754 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG));
755 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG,
756 1.1 jakllsch XUSB_CSB_MEMPOOL_APMAP_BOOTPATH);
757 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n",
758 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG));
759 1.1 jakllsch
760 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
761 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
762 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG,
763 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_INVALIDATE_ALL,
764 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION));
765 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
766 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
767 1.1 jakllsch
768 1.1 jakllsch const u_int code_tag_blocks =
769 1.1 jakllsch howmany(boot_codetag, IMEM_BLOCK_SIZE);
770 1.1 jakllsch const u_int code_size_blocks =
771 1.1 jakllsch howmany(boot_codesize, IMEM_BLOCK_SIZE);
772 1.1 jakllsch const u_int code_blocks = code_tag_blocks + code_size_blocks;
773 1.1 jakllsch
774 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n",
775 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG));
776 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG,
777 1.1 jakllsch __SHIFTIN(code_tag_blocks,
778 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_OFFSET) |
779 1.1 jakllsch __SHIFTIN(code_size_blocks,
780 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_COUNT));
781 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n",
782 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG));
783 1.1 jakllsch
784 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
785 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
786 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG,
787 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_LOAD_LOCKED_RESULT,
788 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION));
789 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
790 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
791 1.1 jakllsch
792 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n",
793 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG));
794 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG, code_size_blocks);
795 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n",
796 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG));
797 1.1 jakllsch
798 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n",
799 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG));
800 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG,
801 1.1 jakllsch __SHIFTIN(code_tag_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_LO) |
802 1.1 jakllsch __SHIFTIN(code_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_HI));
803 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n",
804 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG));
805 1.1 jakllsch
806 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n",
807 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG));
808 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_DMACTL_REG, 0);
809 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n",
810 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG));
811 1.1 jakllsch
812 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n",
813 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG));
814 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG,
815 1.1 jakllsch boot_codetag);
816 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n",
817 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG));
818 1.1 jakllsch
819 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
820 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
821 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_CPUCTL_REG,
822 1.1 jakllsch XUSB_CSB_FALCON_CPUCTL_STARTCPU);
823 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
824 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
825 1.4 jmcneill
826 1.4 jmcneill return 0;
827 1.1 jakllsch }
828 1.1 jakllsch
829 1.1 jakllsch static uint32_t
830 1.1 jakllsch csb_read_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset)
831 1.1 jakllsch {
832 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE);
833 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET);
834 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
835 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
836 1.1 jakllsch
837 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range);
838 1.1 jakllsch return bus_space_read_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset);
839 1.1 jakllsch }
840 1.1 jakllsch
841 1.1 jakllsch static void
842 1.1 jakllsch csb_write_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset,
843 1.1 jakllsch uint32_t value)
844 1.1 jakllsch {
845 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE);
846 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET);
847 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
848 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
849 1.1 jakllsch
850 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range);
851 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset, value);
852 1.1 jakllsch }
853 1.1 jakllsch
854 1.1 jakllsch static int
855 1.1 jakllsch xusb_mailbox_send(struct tegra_xusb_softc * const psc, uint32_t msg)
856 1.1 jakllsch {
857 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
858 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
859 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
860 1.1 jakllsch uint32_t val;
861 1.1 jakllsch bool wait = false;
862 1.1 jakllsch
863 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE);
864 1.1 jakllsch
865 1.1 jakllsch if (!(type == 128 || type == 129)) {
866 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
867 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
868 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n",
869 1.1 jakllsch val);
870 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) {
871 1.1 jakllsch return EBUSY;
872 1.1 jakllsch }
873 1.1 jakllsch
874 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG,
875 1.1 jakllsch MAILBOX_OWNER_SW);
876 1.1 jakllsch
877 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
878 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
879 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n",
880 1.1 jakllsch val);
881 1.1 jakllsch if (val != MAILBOX_OWNER_SW) {
882 1.1 jakllsch return EBUSY;
883 1.1 jakllsch }
884 1.1 jakllsch
885 1.1 jakllsch wait = true;
886 1.1 jakllsch }
887 1.1 jakllsch
888 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_IN_REG, msg);
889 1.1 jakllsch
890 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG,
891 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_INT_EN |
892 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_FALCON, 0);
893 1.1 jakllsch
894 1.1 jakllsch if (wait) {
895 1.1 jakllsch
896 1.1 jakllsch for (u_int i = 0; i < 2500; i++) {
897 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
898 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
899 1.6 jmcneill DPRINTF(sc->sc_dev,
900 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
901 1.1 jakllsch if (val == MAILBOX_OWNER_NONE) {
902 1.1 jakllsch break;
903 1.1 jakllsch }
904 1.1 jakllsch DELAY(10);
905 1.1 jakllsch }
906 1.1 jakllsch
907 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
908 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
909 1.6 jmcneill DPRINTF(sc->sc_dev,
910 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
911 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) {
912 1.6 jmcneill aprint_error_dev(sc->sc_dev,
913 1.1 jakllsch "timeout, XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
914 1.1 jakllsch }
915 1.1 jakllsch }
916 1.1 jakllsch
917 1.1 jakllsch return 0;
918 1.1 jakllsch }
919