tegra_xusb.c revision 1.19 1 1.19 skrll /* $NetBSD: tegra_xusb.c,v 1.19 2019/10/13 06:11:31 skrll Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2016 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #include "locators.h"
30 1.1 jakllsch #include "opt_tegra.h"
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/cdefs.h>
33 1.19 skrll __KERNEL_RCSID(0, "$NetBSD: tegra_xusb.c,v 1.19 2019/10/13 06:11:31 skrll Exp $");
34 1.1 jakllsch
35 1.1 jakllsch #include <sys/param.h>
36 1.1 jakllsch #include <sys/bus.h>
37 1.1 jakllsch #include <sys/device.h>
38 1.1 jakllsch #include <sys/intr.h>
39 1.1 jakllsch #include <sys/systm.h>
40 1.1 jakllsch #include <sys/kernel.h>
41 1.1 jakllsch
42 1.1 jakllsch #include <arm/nvidia/tegra_reg.h>
43 1.1 jakllsch #include <arm/nvidia/tegra_var.h>
44 1.7 jmcneill #include <arm/nvidia/tegra_xusbpad.h>
45 1.10 jmcneill #include <arm/nvidia/tegra_xusbreg.h>
46 1.10 jmcneill #include <arm/nvidia/tegra_pmcreg.h>
47 1.1 jakllsch
48 1.1 jakllsch #include <dev/pci/pcireg.h>
49 1.1 jakllsch
50 1.1 jakllsch #include <dev/fdt/fdtvar.h>
51 1.1 jakllsch
52 1.1 jakllsch #include <dev/firmload.h>
53 1.1 jakllsch
54 1.1 jakllsch #include <dev/usb/usb.h>
55 1.1 jakllsch #include <dev/usb/usbdi.h>
56 1.1 jakllsch #include <dev/usb/usbdivar.h>
57 1.1 jakllsch #include <dev/usb/usb_mem.h>
58 1.1 jakllsch
59 1.1 jakllsch #include <dev/usb/xhcireg.h>
60 1.1 jakllsch #include <dev/usb/xhcivar.h>
61 1.1 jakllsch
62 1.6 jmcneill #ifdef TEGRA_XUSB_DEBUG
63 1.6 jmcneill int tegra_xusb_debug = 1;
64 1.6 jmcneill #else
65 1.6 jmcneill int tegra_xusb_debug = 0;
66 1.6 jmcneill #endif
67 1.6 jmcneill
68 1.6 jmcneill #define DPRINTF(...) if (tegra_xusb_debug) device_printf(__VA_ARGS__)
69 1.6 jmcneill
70 1.1 jakllsch static int tegra_xusb_match(device_t, cfdata_t, void *);
71 1.1 jakllsch static void tegra_xusb_attach(device_t, device_t, void *);
72 1.1 jakllsch static void tegra_xusb_mountroot(device_t);
73 1.1 jakllsch
74 1.1 jakllsch static int tegra_xusb_intr_mbox(void *);
75 1.1 jakllsch
76 1.1 jakllsch #ifdef TEGRA124_XUSB_BIN_STATIC
77 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_size[];
78 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_start[];
79 1.1 jakllsch #endif
80 1.1 jakllsch
81 1.7 jmcneill #ifdef TEGRA210_XUSB_BIN_STATIC
82 1.7 jmcneill extern const char _binary_tegra210_xusb_bin_size[];
83 1.7 jmcneill extern const char _binary_tegra210_xusb_bin_start[];
84 1.7 jmcneill #endif
85 1.7 jmcneill
86 1.7 jmcneill enum xusb_type {
87 1.7 jmcneill XUSB_T124 = 1,
88 1.7 jmcneill XUSB_T210
89 1.7 jmcneill };
90 1.7 jmcneill
91 1.16 skrll struct tegra_xhci_data {
92 1.16 skrll enum xusb_type txd_type;
93 1.16 skrll const char * const * txd_supplies;
94 1.16 skrll size_t txd_nsupplies;
95 1.16 skrll bool txd_scale_ss_clock;
96 1.16 skrll };
97 1.16 skrll
98 1.16 skrll const char *tegra124_xhci_supplies[] = {
99 1.16 skrll "dvddio-pex-supply",
100 1.16 skrll "hvddio-pex-supply",
101 1.16 skrll "avdd-usb-supply",
102 1.16 skrll "avdd-pll-utmip-supply",
103 1.16 skrll "avdd-pll-uerefe-supply",
104 1.16 skrll "dvdd-usb-ss-pll-supply",
105 1.16 skrll "hvdd-usb-ss-pll-e-supply"
106 1.16 skrll };
107 1.16 skrll
108 1.16 skrll struct tegra_xhci_data tegra124_xhci_data = {
109 1.16 skrll .txd_type = XUSB_T124,
110 1.16 skrll .txd_supplies = tegra124_xhci_supplies,
111 1.16 skrll .txd_nsupplies = __arraycount(tegra124_xhci_supplies),
112 1.16 skrll .txd_scale_ss_clock = true,
113 1.16 skrll };
114 1.16 skrll
115 1.16 skrll const char *tegra210_xhci_supplies[] = {
116 1.16 skrll "dvddio-pex",
117 1.16 skrll "hvddio-pex",
118 1.16 skrll "avdd-usb",
119 1.16 skrll "avdd-pll-utmip",
120 1.16 skrll "avdd-pll-uerefe",
121 1.16 skrll "dvdd-pex-pll",
122 1.16 skrll "hvdd-pex-pll-e",
123 1.16 skrll };
124 1.16 skrll
125 1.16 skrll struct tegra_xhci_data tegra210_xhci_data = {
126 1.16 skrll .txd_type = XUSB_T210,
127 1.16 skrll .txd_supplies = tegra210_xhci_supplies,
128 1.16 skrll .txd_nsupplies = __arraycount(tegra210_xhci_supplies),
129 1.16 skrll .txd_scale_ss_clock = false,
130 1.16 skrll };
131 1.16 skrll
132 1.7 jmcneill static const struct of_compat_data compat_data[] = {
133 1.16 skrll { "nvidia,tegra124-xusb", (uintptr_t)&tegra124_xhci_data },
134 1.16 skrll { "nvidia,tegra210-xusb", (uintptr_t)&tegra210_xhci_data },
135 1.7 jmcneill { NULL }
136 1.7 jmcneill };
137 1.7 jmcneill
138 1.1 jakllsch struct fw_dma {
139 1.1 jakllsch bus_dmamap_t map;
140 1.1 jakllsch void * addr;
141 1.1 jakllsch bus_dma_segment_t segs[1];
142 1.1 jakllsch int nsegs;
143 1.1 jakllsch size_t size;
144 1.1 jakllsch };
145 1.1 jakllsch
146 1.1 jakllsch struct tegra_xusb_softc {
147 1.1 jakllsch struct xhci_softc sc_xhci;
148 1.1 jakllsch int sc_phandle;
149 1.1 jakllsch bus_space_handle_t sc_bsh_xhci;
150 1.1 jakllsch bus_space_handle_t sc_bsh_fpci;
151 1.1 jakllsch bus_space_handle_t sc_bsh_ipfs;
152 1.1 jakllsch void *sc_ih;
153 1.1 jakllsch void *sc_ih_mbox;
154 1.1 jakllsch struct fw_dma sc_fw_dma;
155 1.1 jakllsch struct clk *sc_clk_ss_src;
156 1.11 jmcneill
157 1.16 skrll struct tegra_xhci_data *sc_txd;
158 1.1 jakllsch };
159 1.1 jakllsch
160 1.1 jakllsch static uint32_t csb_read_4(struct tegra_xusb_softc * const, bus_size_t);
161 1.1 jakllsch static void csb_write_4(struct tegra_xusb_softc * const, bus_size_t,
162 1.1 jakllsch uint32_t);
163 1.16 skrll
164 1.1 jakllsch static void tegra_xusb_init(struct tegra_xusb_softc * const);
165 1.7 jmcneill static int tegra_xusb_open_fw(struct tegra_xusb_softc * const);
166 1.7 jmcneill static int tegra_xusb_load_fw(struct tegra_xusb_softc * const, void *,
167 1.7 jmcneill size_t);
168 1.9 jmcneill static void tegra_xusb_init_regulators(struct tegra_xusb_softc * const);
169 1.1 jakllsch
170 1.1 jakllsch static int xusb_mailbox_send(struct tegra_xusb_softc * const, uint32_t);
171 1.1 jakllsch
172 1.1 jakllsch CFATTACH_DECL_NEW(tegra_xusb, sizeof(struct tegra_xusb_softc),
173 1.1 jakllsch tegra_xusb_match, tegra_xusb_attach, NULL, NULL);
174 1.1 jakllsch
175 1.1 jakllsch static int
176 1.1 jakllsch tegra_xusb_match(device_t parent, cfdata_t cf, void *aux)
177 1.1 jakllsch {
178 1.1 jakllsch struct fdt_attach_args * const faa = aux;
179 1.1 jakllsch
180 1.7 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
181 1.1 jakllsch }
182 1.1 jakllsch
183 1.2 skrll #define tegra_xusb_attach_check(sc, cond, fmt, ...) \
184 1.2 skrll do { \
185 1.2 skrll if (cond) { \
186 1.2 skrll aprint_error_dev(sc->sc_dev, fmt, ## __VA_ARGS__); \
187 1.2 skrll return; \
188 1.2 skrll } \
189 1.2 skrll } while (0)
190 1.2 skrll
191 1.1 jakllsch static void
192 1.1 jakllsch tegra_xusb_attach(device_t parent, device_t self, void *aux)
193 1.1 jakllsch {
194 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self);
195 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
196 1.1 jakllsch struct fdt_attach_args * const faa = aux;
197 1.7 jmcneill bool wait_for_root = true;
198 1.1 jakllsch char intrstr[128];
199 1.1 jakllsch bus_addr_t addr;
200 1.1 jakllsch bus_size_t size;
201 1.6 jmcneill struct fdtbus_reset *rst;
202 1.12 jmcneill struct fdtbus_phy *phy;
203 1.1 jakllsch struct clk *clk;
204 1.1 jakllsch uint32_t rate;
205 1.12 jmcneill int error, n;
206 1.1 jakllsch
207 1.1 jakllsch aprint_naive("\n");
208 1.1 jakllsch aprint_normal(": XUSB\n");
209 1.1 jakllsch
210 1.1 jakllsch sc->sc_dev = self;
211 1.1 jakllsch sc->sc_iot = faa->faa_bst;
212 1.1 jakllsch sc->sc_bus.ub_hcpriv = sc;
213 1.1 jakllsch sc->sc_bus.ub_dmatag = faa->faa_dmat;
214 1.11 jmcneill sc->sc_quirks = XHCI_DEFERRED_START;
215 1.1 jakllsch psc->sc_phandle = faa->faa_phandle;
216 1.1 jakllsch
217 1.16 skrll uintptr_t data = of_search_compatible(faa->faa_phandle, compat_data)->data;
218 1.16 skrll psc->sc_txd = (struct tegra_xhci_data *)data;
219 1.11 jmcneill
220 1.11 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "hcd", &addr, &size) != 0) {
221 1.1 jakllsch aprint_error(": couldn't get registers\n");
222 1.1 jakllsch return;
223 1.1 jakllsch }
224 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh);
225 1.1 jakllsch if (error) {
226 1.19 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error);
227 1.1 jakllsch return;
228 1.1 jakllsch }
229 1.18 skrll DPRINTF(sc->sc_dev, "mapped %#" PRIxBUSADDR "\n", addr);
230 1.1 jakllsch
231 1.11 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "fpci", &addr, &size) != 0) {
232 1.1 jakllsch aprint_error(": couldn't get registers\n");
233 1.1 jakllsch return;
234 1.1 jakllsch }
235 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_fpci);
236 1.1 jakllsch if (error) {
237 1.19 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error);
238 1.1 jakllsch return;
239 1.1 jakllsch }
240 1.18 skrll DPRINTF(sc->sc_dev, "mapped %#" PRIxBUSADDR "\n", addr);
241 1.1 jakllsch
242 1.11 jmcneill if (fdtbus_get_reg_byname(faa->faa_phandle, "ipfs", &addr, &size) != 0) {
243 1.1 jakllsch aprint_error(": couldn't get registers\n");
244 1.1 jakllsch return;
245 1.1 jakllsch }
246 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_ipfs);
247 1.1 jakllsch if (error) {
248 1.19 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error);
249 1.1 jakllsch return;
250 1.1 jakllsch }
251 1.18 skrll DPRINTF(sc->sc_dev, "mapped %#" PRIxBUSADDR "\n", addr);
252 1.1 jakllsch
253 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
254 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n");
255 1.1 jakllsch return;
256 1.1 jakllsch }
257 1.1 jakllsch
258 1.1 jakllsch psc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_USB,
259 1.11 jmcneill FDT_INTR_MPSAFE, xhci_intr, sc);
260 1.1 jakllsch if (psc->sc_ih == NULL) {
261 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n",
262 1.1 jakllsch intrstr);
263 1.1 jakllsch return;
264 1.1 jakllsch }
265 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr);
266 1.1 jakllsch
267 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 1, intrstr, sizeof(intrstr))) {
268 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n");
269 1.1 jakllsch return;
270 1.1 jakllsch }
271 1.1 jakllsch
272 1.1 jakllsch psc->sc_ih_mbox = fdtbus_intr_establish(faa->faa_phandle, 1, IPL_VM,
273 1.11 jmcneill FDT_INTR_MPSAFE, tegra_xusb_intr_mbox, psc);
274 1.1 jakllsch if (psc->sc_ih_mbox == NULL) {
275 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n",
276 1.1 jakllsch intrstr);
277 1.1 jakllsch return;
278 1.1 jakllsch }
279 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr);
280 1.1 jakllsch
281 1.12 jmcneill /* Enable PHYs */
282 1.12 jmcneill for (n = 0; (phy = fdtbus_phy_get_index(faa->faa_phandle, n)) != NULL; n++)
283 1.12 jmcneill if (fdtbus_phy_enable(phy, true) != 0)
284 1.12 jmcneill aprint_error_dev(self, "failed to enable PHY #%d\n", n);
285 1.12 jmcneill
286 1.10 jmcneill /* Enable XUSB power rails */
287 1.10 jmcneill
288 1.10 jmcneill tegra_pmc_power(PMC_PARTID_XUSBC, true); /* Host/USB2.0 */
289 1.12 jmcneill tegra_pmc_remove_clamping(PMC_PARTID_XUSBC);
290 1.10 jmcneill tegra_pmc_power(PMC_PARTID_XUSBA, true); /* SuperSpeed */
291 1.12 jmcneill tegra_pmc_remove_clamping(PMC_PARTID_XUSBA);
292 1.10 jmcneill
293 1.10 jmcneill /* Enable XUSB clocks */
294 1.10 jmcneill
295 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "pll_e");
296 1.1 jakllsch rate = clk_get_rate(clk);
297 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
298 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
299 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable pll_e clock");
300 1.1 jakllsch
301 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host_src");
302 1.1 jakllsch rate = clk_get_rate(clk);
303 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
304 1.1 jakllsch error = clk_set_rate(clk, 102000000);
305 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_host_src clock rate");
306 1.2 skrll
307 1.1 jakllsch rate = clk_get_rate(clk);
308 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
309 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
310 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_host_src clock");
311 1.1 jakllsch
312 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_falcon_src");
313 1.1 jakllsch rate = clk_get_rate(clk);
314 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
315 1.1 jakllsch error = clk_set_rate(clk, 204000000);
316 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_falcon_src clock rate");
317 1.2 skrll
318 1.1 jakllsch rate = clk_get_rate(clk);
319 1.1 jakllsch error = clk_enable(clk);
320 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
321 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_falcon_src clock");
322 1.1 jakllsch
323 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host");
324 1.1 jakllsch rate = clk_get_rate(clk);
325 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
326 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
327 1.1 jakllsch
328 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_ss");
329 1.1 jakllsch rate = clk_get_rate(clk);
330 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
331 1.6 jmcneill DPRINTF(sc->sc_dev, "xusb_ss rate %u error %d\n", rate, error);
332 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss clock");
333 1.1 jakllsch
334 1.1 jakllsch psc->sc_clk_ss_src = fdtbus_clock_get(faa->faa_phandle, "xusb_ss_src");
335 1.2 skrll tegra_xusb_attach_check(sc, psc->sc_clk_ss_src == NULL,
336 1.2 skrll "failed to get xusb_ss_src clock");
337 1.5 jmcneill
338 1.16 skrll if (psc->sc_txd->txd_scale_ss_clock) {
339 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
340 1.7 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u\n", rate);
341 1.7 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, 2000000);
342 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
343 1.7 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u error %d\n", rate, error);
344 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate");
345 1.7 jmcneill
346 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
347 1.7 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u\n", rate);
348 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to set xusb_ss_src clock rate");
349 1.1 jakllsch
350 1.7 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, 120000000);
351 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
352 1.7 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error);
353 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate");
354 1.7 jmcneill }
355 1.1 jakllsch
356 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
357 1.1 jakllsch error = clk_enable(psc->sc_clk_ss_src);
358 1.6 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error);
359 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss_src clock");
360 1.1 jakllsch
361 1.1 jakllsch #if 0
362 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_hs_src");
363 1.1 jakllsch error = 0;
364 1.1 jakllsch rate = clk_get_rate(clk);
365 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
366 1.1 jakllsch #endif
367 1.1 jakllsch
368 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_fs_src");
369 1.1 jakllsch rate = clk_get_rate(clk);
370 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
371 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
372 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_fs_src clock");
373 1.1 jakllsch
374 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_host");
375 1.1 jakllsch fdtbus_reset_deassert(rst);
376 1.1 jakllsch
377 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_src");
378 1.1 jakllsch fdtbus_reset_deassert(rst);
379 1.1 jakllsch
380 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_ss");
381 1.1 jakllsch fdtbus_reset_deassert(rst);
382 1.1 jakllsch
383 1.1 jakllsch DELAY(1);
384 1.1 jakllsch
385 1.9 jmcneill tegra_xusb_init_regulators(psc);
386 1.9 jmcneill
387 1.1 jakllsch tegra_xusb_init(psc);
388 1.1 jakllsch
389 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
390 1.16 skrll if (psc->sc_txd->txd_type == XUSB_T124)
391 1.7 jmcneill wait_for_root = false;
392 1.7 jmcneill #endif
393 1.7 jmcneill #if defined(TEGRA210_XUSB_BIN_STATIC)
394 1.16 skrll if (psc->sc_txd->txd_type == XUSB_T210)
395 1.7 jmcneill wait_for_root = false;
396 1.1 jakllsch #endif
397 1.7 jmcneill
398 1.7 jmcneill if (wait_for_root)
399 1.7 jmcneill config_mountroot(sc->sc_dev, tegra_xusb_mountroot);
400 1.7 jmcneill else
401 1.7 jmcneill tegra_xusb_mountroot(sc->sc_dev);
402 1.1 jakllsch }
403 1.1 jakllsch
404 1.1 jakllsch static void
405 1.1 jakllsch tegra_xusb_mountroot(device_t self)
406 1.1 jakllsch {
407 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self);
408 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
409 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
410 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs;
411 1.1 jakllsch struct clk *clk;
412 1.1 jakllsch struct fdtbus_reset *rst;
413 1.1 jakllsch uint32_t rate;
414 1.1 jakllsch uint32_t val;
415 1.1 jakllsch int error;
416 1.1 jakllsch
417 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
418 1.1 jakllsch
419 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0);
420 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val);
421 1.1 jakllsch
422 1.7 jmcneill if (tegra_xusb_open_fw(psc) != 0)
423 1.4 jmcneill return;
424 1.6 jmcneill DPRINTF(sc->sc_dev, "post fw\n");
425 1.1 jakllsch
426 1.4 jmcneill tegra_xusbpad_xhci_enable();
427 1.4 jmcneill
428 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_falcon_src");
429 1.1 jakllsch rate = clk_get_rate(clk);
430 1.1 jakllsch error = clk_enable(clk);
431 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
432 1.1 jakllsch
433 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_host_src");
434 1.1 jakllsch rate = clk_get_rate(clk);
435 1.1 jakllsch error = clk_enable(clk);
436 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
437 1.1 jakllsch
438 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0);
439 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val);
440 1.1 jakllsch
441 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_host");
442 1.1 jakllsch fdtbus_reset_deassert(rst);
443 1.1 jakllsch
444 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_src");
445 1.1 jakllsch fdtbus_reset_deassert(rst);
446 1.1 jakllsch
447 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_ss");
448 1.1 jakllsch fdtbus_reset_deassert(rst);
449 1.1 jakllsch
450 1.1 jakllsch val = csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG);
451 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n", val);
452 1.1 jakllsch
453 1.13 msaitoh val = bus_space_read_4(bst, psc->sc_bsh_fpci, PCI_USBREV)
454 1.13 msaitoh & PCI_USBREV_MASK;
455 1.13 msaitoh switch (val) {
456 1.13 msaitoh case PCI_USBREV_3_0:
457 1.13 msaitoh sc->sc_bus.ub_revision = USBREV_3_0;
458 1.13 msaitoh break;
459 1.13 msaitoh case PCI_USBREV_3_1:
460 1.13 msaitoh sc->sc_bus.ub_revision = USBREV_3_1;
461 1.13 msaitoh break;
462 1.13 msaitoh default:
463 1.13 msaitoh if (val < PCI_USBREV_3_0) {
464 1.14 jmcneill aprint_error_dev(self, "Unknown revision (%02x)\n", val);
465 1.13 msaitoh sc->sc_bus.ub_revision = USBREV_UNKNOWN;
466 1.13 msaitoh } else {
467 1.13 msaitoh /* Default to the latest revision */
468 1.13 msaitoh aprint_normal_dev(self,
469 1.14 jmcneill "Unknown revision (%02x). Set to 3.1.\n", val);
470 1.13 msaitoh sc->sc_bus.ub_revision = USBREV_3_1;
471 1.13 msaitoh }
472 1.13 msaitoh break;
473 1.13 msaitoh }
474 1.13 msaitoh
475 1.1 jakllsch error = xhci_init(sc);
476 1.1 jakllsch if (error) {
477 1.1 jakllsch aprint_error_dev(self, "init failed, error=%d\n", error);
478 1.1 jakllsch return;
479 1.1 jakllsch }
480 1.1 jakllsch
481 1.1 jakllsch sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint);
482 1.1 jakllsch
483 1.3 skrll sc->sc_child2 = config_found(self, &sc->sc_bus2, usbctlprint);
484 1.3 skrll
485 1.11 jmcneill xhci_start(sc);
486 1.11 jmcneill
487 1.1 jakllsch error = xusb_mailbox_send(psc, 0x01000000);
488 1.1 jakllsch if (error) {
489 1.1 jakllsch aprint_error_dev(self, "send failed, error=%d\n", error);
490 1.1 jakllsch }
491 1.1 jakllsch }
492 1.1 jakllsch
493 1.1 jakllsch static int
494 1.1 jakllsch tegra_xusb_intr_mbox(void *v)
495 1.1 jakllsch {
496 1.1 jakllsch struct tegra_xusb_softc * const psc = v;
497 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
498 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
499 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
500 1.1 jakllsch uint32_t val;
501 1.1 jakllsch uint32_t irv;
502 1.1 jakllsch uint32_t msg;
503 1.1 jakllsch int error;
504 1.1 jakllsch
505 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
506 1.1 jakllsch
507 1.1 jakllsch irv = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG);
508 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_SMI_INTR 0x%x\n", irv);
509 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG, irv);
510 1.1 jakllsch
511 1.1 jakllsch if (irv & T_XUSB_CFG_ARU_SMI_INTR_FW_HANG)
512 1.6 jmcneill aprint_error_dev(sc->sc_dev, "firmware hang\n");
513 1.1 jakllsch
514 1.1 jakllsch msg = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_OUT_REG);
515 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_DATA_OUT 0x%x\n", msg);
516 1.1 jakllsch
517 1.1 jakllsch val = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG);
518 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_CMD 0x%x\n", val);
519 1.1 jakllsch val &= ~T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_SMI;
520 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG, val);
521 1.1 jakllsch
522 1.1 jakllsch bool sendresp = true;
523 1.1 jakllsch u_int rate;
524 1.1 jakllsch
525 1.1 jakllsch const uint32_t data = __SHIFTOUT(msg, MAILBOX_DATA_DATA);
526 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE);
527 1.1 jakllsch
528 1.1 jakllsch switch (type) {
529 1.1 jakllsch case 2:
530 1.1 jakllsch case 3:
531 1.6 jmcneill DPRINTF(sc->sc_dev, "FALC_CLOCK %u\n", data * 1000);
532 1.1 jakllsch break;
533 1.1 jakllsch case 4:
534 1.1 jakllsch case 5:
535 1.16 skrll if (psc->sc_txd->txd_scale_ss_clock) {
536 1.11 jmcneill DPRINTF(sc->sc_dev, "SSPI_CLOCK %u\n", data * 1000);
537 1.11 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
538 1.11 jmcneill DPRINTF(sc->sc_dev, "rate of psc->sc_clk_ss_src %u\n",
539 1.11 jmcneill rate);
540 1.11 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, data * 1000);
541 1.11 jmcneill if (error != 0)
542 1.11 jmcneill goto clk_fail;
543 1.11 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
544 1.11 jmcneill DPRINTF(sc->sc_dev,
545 1.11 jmcneill "rate of psc->sc_clk_ss_src %u after\n", rate);
546 1.11 jmcneill if (data == (rate / 1000)) {
547 1.11 jmcneill msg = __SHIFTIN(128, MAILBOX_DATA_TYPE) |
548 1.11 jmcneill __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA);
549 1.11 jmcneill } else
550 1.16 skrll clk_fail:
551 1.11 jmcneill msg = __SHIFTIN(129, MAILBOX_DATA_TYPE) |
552 1.11 jmcneill __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA);
553 1.11 jmcneill } else {
554 1.1 jakllsch msg = __SHIFTIN(128, MAILBOX_DATA_TYPE) |
555 1.11 jmcneill __SHIFTIN(data, MAILBOX_DATA_DATA);
556 1.11 jmcneill }
557 1.1 jakllsch xusb_mailbox_send(psc, msg);
558 1.1 jakllsch break;
559 1.1 jakllsch case 9:
560 1.1 jakllsch msg = __SHIFTIN(data, MAILBOX_DATA_DATA) |
561 1.1 jakllsch __SHIFTIN(128, MAILBOX_DATA_TYPE);
562 1.1 jakllsch xusb_mailbox_send(psc, msg);
563 1.1 jakllsch break;
564 1.1 jakllsch case 6:
565 1.1 jakllsch case 128:
566 1.1 jakllsch case 129:
567 1.1 jakllsch sendresp = false;
568 1.1 jakllsch break;
569 1.1 jakllsch default:
570 1.1 jakllsch sendresp = false;
571 1.1 jakllsch break;
572 1.1 jakllsch }
573 1.1 jakllsch
574 1.1 jakllsch if (sendresp == false)
575 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG,
576 1.1 jakllsch MAILBOX_OWNER_NONE);
577 1.1 jakllsch
578 1.1 jakllsch return irv;
579 1.1 jakllsch }
580 1.1 jakllsch
581 1.1 jakllsch static void
582 1.9 jmcneill tegra_xusb_init_regulators(struct tegra_xusb_softc * const psc)
583 1.9 jmcneill {
584 1.16 skrll
585 1.9 jmcneill device_t dev = psc->sc_xhci.sc_dev;
586 1.9 jmcneill const int phandle = psc->sc_phandle;
587 1.9 jmcneill struct fdtbus_regulator *reg;
588 1.9 jmcneill int n, error;
589 1.9 jmcneill
590 1.16 skrll for (n = 0; n < psc->sc_txd->txd_nsupplies; n++) {
591 1.16 skrll if (!of_hasprop(phandle, psc->sc_txd->txd_supplies[n]))
592 1.9 jmcneill continue;
593 1.16 skrll reg = fdtbus_regulator_acquire(phandle, psc->sc_txd->txd_supplies[n]);
594 1.9 jmcneill if (reg == NULL) {
595 1.9 jmcneill aprint_error_dev(dev, "couldn't acquire supply '%s'\n",
596 1.16 skrll psc->sc_txd->txd_supplies[n]);
597 1.9 jmcneill continue;
598 1.9 jmcneill }
599 1.9 jmcneill error = fdtbus_regulator_enable(reg);
600 1.9 jmcneill if (error != 0)
601 1.9 jmcneill aprint_error_dev(dev, "couldn't enable supply '%s': %d\n",
602 1.16 skrll psc->sc_txd->txd_supplies[n], error);
603 1.9 jmcneill }
604 1.9 jmcneill }
605 1.9 jmcneill
606 1.9 jmcneill static void
607 1.1 jakllsch tegra_xusb_init(struct tegra_xusb_softc * const psc)
608 1.1 jakllsch {
609 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
610 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
611 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs;
612 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
613 1.1 jakllsch
614 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
615 1.1 jakllsch
616 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__,
617 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x0));
618 1.1 jakllsch
619 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x40 = 0x%x\n", __func__,
620 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x40));
621 1.1 jakllsch
622 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__,
623 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80));
624 1.1 jakllsch /* FPCI_BAR0_START and FPCI_BAR0_ACCESS_TYPE */
625 1.1 jakllsch bus_space_write_4(bst, ipfsh, 0x80, 0x00100000);
626 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__,
627 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80));
628 1.1 jakllsch
629 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__,
630 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180));
631 1.1 jakllsch /* EN_FPCI */
632 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x180, 1, 0);
633 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__,
634 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180));
635 1.1 jakllsch
636 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n",
637 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG));
638 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, PCI_COMMAND_STATUS_REG,
639 1.1 jakllsch PCI_COMMAND_MASTER_ENABLE|PCI_COMMAND_MEM_ENABLE, 0x0);
640 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n",
641 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG));
642 1.1 jakllsch
643 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__,
644 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0));
645 1.1 jakllsch /* match FPCI BAR0 to above */
646 1.1 jakllsch bus_space_write_4(bst, fpcih, PCI_BAR0, 0x10000000);
647 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__,
648 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0));
649 1.16 skrll
650 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__,
651 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188));
652 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x188, __BIT(16), 0);
653 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__,
654 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188));
655 1.1 jakllsch
656 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__,
657 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc));
658 1.1 jakllsch bus_space_write_4(bst, fpcih, 0x1bc, 0x80);
659 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__,
660 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc));
661 1.1 jakllsch }
662 1.1 jakllsch
663 1.1 jakllsch static int
664 1.1 jakllsch fw_dma_alloc(struct tegra_xusb_softc * const psc, size_t size, size_t align,
665 1.1 jakllsch struct fw_dma * const p)
666 1.1 jakllsch {
667 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
668 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag;
669 1.1 jakllsch int err;
670 1.1 jakllsch
671 1.1 jakllsch p->size = size;
672 1.1 jakllsch err = bus_dmamem_alloc(dmat, p->size, align, 0, p->segs,
673 1.1 jakllsch sizeof(p->segs) / sizeof(p->segs[0]), &p->nsegs, BUS_DMA_NOWAIT);
674 1.1 jakllsch if (err)
675 1.1 jakllsch return err;
676 1.1 jakllsch err = bus_dmamem_map(dmat, p->segs, p->nsegs, p->size, &p->addr,
677 1.1 jakllsch BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
678 1.1 jakllsch if (err)
679 1.1 jakllsch goto free;
680 1.1 jakllsch err = bus_dmamap_create(dmat, p->size, 1, p->size, 0, BUS_DMA_NOWAIT,
681 1.1 jakllsch &p->map);
682 1.1 jakllsch if (err)
683 1.1 jakllsch goto unmap;
684 1.1 jakllsch err = bus_dmamap_load(dmat, p->map, p->addr, p->size, NULL,
685 1.1 jakllsch BUS_DMA_NOWAIT);
686 1.1 jakllsch if (err)
687 1.1 jakllsch goto destroy;
688 1.1 jakllsch
689 1.1 jakllsch return 0;
690 1.1 jakllsch
691 1.1 jakllsch destroy:
692 1.1 jakllsch bus_dmamap_destroy(dmat, p->map);
693 1.1 jakllsch unmap:
694 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size);
695 1.1 jakllsch free:
696 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs);
697 1.1 jakllsch
698 1.1 jakllsch return err;
699 1.1 jakllsch }
700 1.1 jakllsch
701 1.1 jakllsch static void
702 1.1 jakllsch fw_dma_free(struct tegra_xusb_softc * const psc, struct fw_dma * const p)
703 1.1 jakllsch {
704 1.1 jakllsch const struct xhci_softc * const sc = &psc->sc_xhci;
705 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag;
706 1.1 jakllsch
707 1.1 jakllsch bus_dmamap_unload(dmat, p->map);
708 1.1 jakllsch bus_dmamap_destroy(dmat, p->map);
709 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size);
710 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs);
711 1.1 jakllsch }
712 1.1 jakllsch
713 1.1 jakllsch #define FWHEADER_BOOT_CODETAG 8
714 1.1 jakllsch #define FWHEADER_BOOT_CODESIZE 12
715 1.1 jakllsch #define FWHEADER_FWIMG_LEN 100
716 1.1 jakllsch #define FWHEADER__LEN 256
717 1.1 jakllsch
718 1.4 jmcneill static int
719 1.7 jmcneill tegra_xusb_open_fw(struct tegra_xusb_softc * const psc)
720 1.1 jakllsch {
721 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
722 1.1 jakllsch firmware_handle_t fw;
723 1.7 jmcneill size_t firmware_size = 0;
724 1.7 jmcneill void *firmware_image;
725 1.7 jmcneill const char *fw_path = NULL;
726 1.7 jmcneill void *fw_static = NULL;
727 1.1 jakllsch int error;
728 1.1 jakllsch
729 1.16 skrll switch (psc->sc_txd->txd_type) {
730 1.7 jmcneill case XUSB_T124:
731 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
732 1.7 jmcneill firmware_size = (uintptr_t)&_binary_tegra124_xusb_bin_size;
733 1.17 jakllsch fw_static = __UNCONST(_binary_tegra124_xusb_bin_start);
734 1.1 jakllsch #else
735 1.7 jmcneill fw_path = "nvidia/tegra124";
736 1.7 jmcneill #endif
737 1.7 jmcneill break;
738 1.7 jmcneill case XUSB_T210:
739 1.7 jmcneill #if defined(TEGRA210_XUSB_BIN_STATIC)
740 1.7 jmcneill firmware_size = (uintptr_t)&_binary_tegra210_xusb_bin_size;
741 1.17 jakllsch fw_static = __UNCONST(_binary_tegra210_xusb_bin_start);
742 1.7 jmcneill #else
743 1.7 jmcneill fw_path = "nvidia/tegra210";
744 1.7 jmcneill #endif
745 1.7 jmcneill break;
746 1.7 jmcneill default:
747 1.7 jmcneill return EINVAL;
748 1.1 jakllsch }
749 1.1 jakllsch
750 1.7 jmcneill if (fw_path != NULL) {
751 1.7 jmcneill error = firmware_open(fw_path, "xusb.bin", &fw);
752 1.7 jmcneill if (error != 0) {
753 1.7 jmcneill aprint_error_dev(sc->sc_dev,
754 1.7 jmcneill "couldn't load firmware from %s/xusb.bin: %d\n",
755 1.7 jmcneill fw_path, error);
756 1.7 jmcneill return error;
757 1.7 jmcneill }
758 1.7 jmcneill firmware_size = firmware_get_size(fw);
759 1.1 jakllsch }
760 1.1 jakllsch
761 1.7 jmcneill error = fw_dma_alloc(psc, firmware_size, PAGE_SIZE,
762 1.7 jmcneill &psc->sc_fw_dma);
763 1.7 jmcneill if (error != 0)
764 1.7 jmcneill return error;
765 1.1 jakllsch firmware_image = psc->sc_fw_dma.addr;
766 1.1 jakllsch
767 1.7 jmcneill if (fw_path != NULL) {
768 1.7 jmcneill error = firmware_read(fw, 0, firmware_image, firmware_size);
769 1.7 jmcneill if (error != 0) {
770 1.7 jmcneill fw_dma_free(psc, &psc->sc_fw_dma);
771 1.7 jmcneill firmware_close(fw);
772 1.7 jmcneill return error;
773 1.7 jmcneill }
774 1.1 jakllsch firmware_close(fw);
775 1.7 jmcneill } else {
776 1.7 jmcneill memcpy(firmware_image, fw_static, firmware_size);
777 1.1 jakllsch }
778 1.7 jmcneill
779 1.7 jmcneill return tegra_xusb_load_fw(psc, firmware_image, firmware_size);
780 1.7 jmcneill }
781 1.7 jmcneill
782 1.7 jmcneill static int
783 1.7 jmcneill tegra_xusb_load_fw(struct tegra_xusb_softc * const psc, void *firmware_image,
784 1.7 jmcneill size_t firmware_size)
785 1.7 jmcneill {
786 1.7 jmcneill struct xhci_softc * const sc = &psc->sc_xhci;
787 1.7 jmcneill const uint8_t *header;
788 1.1 jakllsch
789 1.1 jakllsch header = firmware_image;
790 1.1 jakllsch
791 1.1 jakllsch const uint32_t fwimg_len = le32dec(&header[FWHEADER_FWIMG_LEN]);
792 1.1 jakllsch const uint32_t boot_codetag = le32dec(&header[FWHEADER_BOOT_CODETAG]);
793 1.1 jakllsch const uint32_t boot_codesize = le32dec(&header[FWHEADER_BOOT_CODESIZE]);
794 1.1 jakllsch
795 1.1 jakllsch if (fwimg_len != firmware_size)
796 1.6 jmcneill aprint_error_dev(sc->sc_dev, "fwimg_len mismatch %u != %zu\n",
797 1.1 jakllsch fwimg_len, firmware_size);
798 1.1 jakllsch
799 1.1 jakllsch bus_dmamap_sync(sc->sc_bus.ub_dmatag, psc->sc_fw_dma.map, 0,
800 1.1 jakllsch firmware_size, BUS_DMASYNC_PREWRITE);
801 1.1 jakllsch
802 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
803 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
804 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n",
805 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG));
806 1.1 jakllsch
807 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n",
808 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG));
809 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG,
810 1.1 jakllsch fwimg_len);
811 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n",
812 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG));
813 1.1 jakllsch
814 1.1 jakllsch const uint64_t fwbase = psc->sc_fw_dma.map->dm_segs[0].ds_addr +
815 1.1 jakllsch FWHEADER__LEN;
816 1.1 jakllsch
817 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG, fwbase >> 32);
818 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG, fwbase);
819 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n",
820 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG));
821 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_HI 0x%x\n",
822 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG));
823 1.1 jakllsch
824 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n",
825 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG));
826 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG,
827 1.1 jakllsch XUSB_CSB_MEMPOOL_APMAP_BOOTPATH);
828 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n",
829 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG));
830 1.1 jakllsch
831 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
832 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
833 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG,
834 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_INVALIDATE_ALL,
835 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION));
836 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
837 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
838 1.1 jakllsch
839 1.1 jakllsch const u_int code_tag_blocks =
840 1.1 jakllsch howmany(boot_codetag, IMEM_BLOCK_SIZE);
841 1.1 jakllsch const u_int code_size_blocks =
842 1.1 jakllsch howmany(boot_codesize, IMEM_BLOCK_SIZE);
843 1.1 jakllsch const u_int code_blocks = code_tag_blocks + code_size_blocks;
844 1.1 jakllsch
845 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n",
846 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG));
847 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG,
848 1.1 jakllsch __SHIFTIN(code_tag_blocks,
849 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_OFFSET) |
850 1.1 jakllsch __SHIFTIN(code_size_blocks,
851 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_COUNT));
852 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n",
853 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG));
854 1.1 jakllsch
855 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
856 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
857 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG,
858 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_LOAD_LOCKED_RESULT,
859 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION));
860 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
861 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
862 1.1 jakllsch
863 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n",
864 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG));
865 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG, code_size_blocks);
866 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n",
867 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG));
868 1.1 jakllsch
869 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n",
870 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG));
871 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG,
872 1.1 jakllsch __SHIFTIN(code_tag_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_LO) |
873 1.1 jakllsch __SHIFTIN(code_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_HI));
874 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n",
875 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG));
876 1.1 jakllsch
877 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n",
878 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG));
879 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_DMACTL_REG, 0);
880 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n",
881 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG));
882 1.1 jakllsch
883 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n",
884 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG));
885 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG,
886 1.1 jakllsch boot_codetag);
887 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n",
888 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG));
889 1.1 jakllsch
890 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
891 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
892 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_CPUCTL_REG,
893 1.1 jakllsch XUSB_CSB_FALCON_CPUCTL_STARTCPU);
894 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
895 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
896 1.4 jmcneill
897 1.4 jmcneill return 0;
898 1.1 jakllsch }
899 1.1 jakllsch
900 1.1 jakllsch static uint32_t
901 1.1 jakllsch csb_read_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset)
902 1.1 jakllsch {
903 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE);
904 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET);
905 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
906 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
907 1.1 jakllsch
908 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range);
909 1.1 jakllsch return bus_space_read_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset);
910 1.1 jakllsch }
911 1.1 jakllsch
912 1.1 jakllsch static void
913 1.1 jakllsch csb_write_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset,
914 1.1 jakllsch uint32_t value)
915 1.1 jakllsch {
916 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE);
917 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET);
918 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
919 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
920 1.1 jakllsch
921 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range);
922 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset, value);
923 1.1 jakllsch }
924 1.1 jakllsch
925 1.1 jakllsch static int
926 1.1 jakllsch xusb_mailbox_send(struct tegra_xusb_softc * const psc, uint32_t msg)
927 1.1 jakllsch {
928 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
929 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
930 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
931 1.1 jakllsch uint32_t val;
932 1.1 jakllsch bool wait = false;
933 1.1 jakllsch
934 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE);
935 1.1 jakllsch
936 1.1 jakllsch if (!(type == 128 || type == 129)) {
937 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
938 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
939 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n",
940 1.1 jakllsch val);
941 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) {
942 1.1 jakllsch return EBUSY;
943 1.1 jakllsch }
944 1.1 jakllsch
945 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG,
946 1.1 jakllsch MAILBOX_OWNER_SW);
947 1.1 jakllsch
948 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
949 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
950 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n",
951 1.1 jakllsch val);
952 1.1 jakllsch if (val != MAILBOX_OWNER_SW) {
953 1.1 jakllsch return EBUSY;
954 1.1 jakllsch }
955 1.1 jakllsch
956 1.1 jakllsch wait = true;
957 1.1 jakllsch }
958 1.1 jakllsch
959 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_IN_REG, msg);
960 1.1 jakllsch
961 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG,
962 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_INT_EN |
963 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_FALCON, 0);
964 1.1 jakllsch
965 1.1 jakllsch if (wait) {
966 1.1 jakllsch
967 1.1 jakllsch for (u_int i = 0; i < 2500; i++) {
968 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
969 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
970 1.6 jmcneill DPRINTF(sc->sc_dev,
971 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
972 1.1 jakllsch if (val == MAILBOX_OWNER_NONE) {
973 1.1 jakllsch break;
974 1.1 jakllsch }
975 1.1 jakllsch DELAY(10);
976 1.1 jakllsch }
977 1.1 jakllsch
978 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
979 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
980 1.6 jmcneill DPRINTF(sc->sc_dev,
981 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
982 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) {
983 1.6 jmcneill aprint_error_dev(sc->sc_dev,
984 1.1 jakllsch "timeout, XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
985 1.1 jakllsch }
986 1.1 jakllsch }
987 1.1 jakllsch
988 1.1 jakllsch return 0;
989 1.1 jakllsch }
990