tegra_xusb.c revision 1.6 1 1.6 jmcneill /* $NetBSD: tegra_xusb.c,v 1.6 2017/04/28 09:46:49 jmcneill Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2016 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #include "locators.h"
30 1.1 jakllsch #include "opt_tegra.h"
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/cdefs.h>
33 1.6 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_xusb.c,v 1.6 2017/04/28 09:46:49 jmcneill Exp $");
34 1.1 jakllsch
35 1.1 jakllsch #include <sys/param.h>
36 1.1 jakllsch #include <sys/bus.h>
37 1.1 jakllsch #include <sys/device.h>
38 1.1 jakllsch #include <sys/intr.h>
39 1.1 jakllsch #include <sys/systm.h>
40 1.1 jakllsch #include <sys/kernel.h>
41 1.1 jakllsch
42 1.1 jakllsch #include <arm/nvidia/tegra_reg.h>
43 1.1 jakllsch #include <arm/nvidia/tegra_var.h>
44 1.1 jakllsch
45 1.1 jakllsch #include <arm/nvidia/tegra_xusbreg.h>
46 1.1 jakllsch #include <dev/pci/pcireg.h>
47 1.1 jakllsch
48 1.1 jakllsch #include <dev/fdt/fdtvar.h>
49 1.1 jakllsch
50 1.1 jakllsch #include <dev/firmload.h>
51 1.1 jakllsch
52 1.1 jakllsch #include <dev/usb/usb.h>
53 1.1 jakllsch #include <dev/usb/usbdi.h>
54 1.1 jakllsch #include <dev/usb/usbdivar.h>
55 1.1 jakllsch #include <dev/usb/usb_mem.h>
56 1.1 jakllsch
57 1.1 jakllsch #include <dev/usb/xhcireg.h>
58 1.1 jakllsch #include <dev/usb/xhcivar.h>
59 1.1 jakllsch
60 1.6 jmcneill #ifdef TEGRA_XUSB_DEBUG
61 1.6 jmcneill int tegra_xusb_debug = 1;
62 1.6 jmcneill #else
63 1.6 jmcneill int tegra_xusb_debug = 0;
64 1.6 jmcneill #endif
65 1.6 jmcneill
66 1.6 jmcneill #define DPRINTF(...) if (tegra_xusb_debug) device_printf(__VA_ARGS__)
67 1.6 jmcneill
68 1.1 jakllsch static int tegra_xusb_match(device_t, cfdata_t, void *);
69 1.1 jakllsch static void tegra_xusb_attach(device_t, device_t, void *);
70 1.1 jakllsch static void tegra_xusb_mountroot(device_t);
71 1.1 jakllsch
72 1.1 jakllsch static int tegra_xusb_intr_mbox(void *);
73 1.1 jakllsch
74 1.1 jakllsch #ifdef TEGRA124_XUSB_BIN_STATIC
75 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_size[];
76 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_start[];
77 1.1 jakllsch #endif
78 1.1 jakllsch
79 1.1 jakllsch struct fw_dma {
80 1.1 jakllsch bus_dmamap_t map;
81 1.1 jakllsch void * addr;
82 1.1 jakllsch bus_dma_segment_t segs[1];
83 1.1 jakllsch int nsegs;
84 1.1 jakllsch size_t size;
85 1.1 jakllsch };
86 1.1 jakllsch
87 1.1 jakllsch struct tegra_xusb_softc {
88 1.1 jakllsch struct xhci_softc sc_xhci;
89 1.1 jakllsch int sc_phandle;
90 1.1 jakllsch bus_space_handle_t sc_bsh_xhci;
91 1.1 jakllsch bus_space_handle_t sc_bsh_fpci;
92 1.1 jakllsch bus_space_handle_t sc_bsh_ipfs;
93 1.1 jakllsch void *sc_ih;
94 1.1 jakllsch void *sc_ih_mbox;
95 1.1 jakllsch struct fw_dma sc_fw_dma;
96 1.1 jakllsch struct clk *sc_clk_ss_src;
97 1.1 jakllsch };
98 1.1 jakllsch
99 1.1 jakllsch static uint32_t csb_read_4(struct tegra_xusb_softc * const, bus_size_t);
100 1.1 jakllsch static void csb_write_4(struct tegra_xusb_softc * const, bus_size_t,
101 1.1 jakllsch uint32_t);
102 1.1 jakllsch
103 1.1 jakllsch static void tegra_xusb_init(struct tegra_xusb_softc * const);
104 1.4 jmcneill static int tegra_xusb_load_fw(struct tegra_xusb_softc * const);
105 1.1 jakllsch
106 1.1 jakllsch static int xusb_mailbox_send(struct tegra_xusb_softc * const, uint32_t);
107 1.1 jakllsch
108 1.1 jakllsch CFATTACH_DECL_NEW(tegra_xusb, sizeof(struct tegra_xusb_softc),
109 1.1 jakllsch tegra_xusb_match, tegra_xusb_attach, NULL, NULL);
110 1.1 jakllsch
111 1.1 jakllsch static int
112 1.1 jakllsch tegra_xusb_match(device_t parent, cfdata_t cf, void *aux)
113 1.1 jakllsch {
114 1.1 jakllsch const char * const compatible[] = { "nvidia,tegra124-xusb", NULL };
115 1.1 jakllsch struct fdt_attach_args * const faa = aux;
116 1.1 jakllsch
117 1.1 jakllsch return of_match_compatible(faa->faa_phandle, compatible);
118 1.1 jakllsch }
119 1.1 jakllsch
120 1.2 skrll #define tegra_xusb_attach_check(sc, cond, fmt, ...) \
121 1.2 skrll do { \
122 1.2 skrll if (cond) { \
123 1.2 skrll aprint_error_dev(sc->sc_dev, fmt, ## __VA_ARGS__); \
124 1.2 skrll return; \
125 1.2 skrll } \
126 1.2 skrll } while (0)
127 1.2 skrll
128 1.1 jakllsch static void
129 1.1 jakllsch tegra_xusb_attach(device_t parent, device_t self, void *aux)
130 1.1 jakllsch {
131 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self);
132 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
133 1.1 jakllsch struct fdt_attach_args * const faa = aux;
134 1.1 jakllsch char intrstr[128];
135 1.1 jakllsch bus_addr_t addr;
136 1.1 jakllsch bus_size_t size;
137 1.6 jmcneill struct fdtbus_reset *rst;
138 1.1 jakllsch struct clk *clk;
139 1.1 jakllsch uint32_t rate;
140 1.6 jmcneill int error;
141 1.1 jakllsch
142 1.1 jakllsch aprint_naive("\n");
143 1.1 jakllsch aprint_normal(": XUSB\n");
144 1.1 jakllsch
145 1.1 jakllsch sc->sc_dev = self;
146 1.1 jakllsch sc->sc_iot = faa->faa_bst;
147 1.1 jakllsch sc->sc_bus.ub_hcpriv = sc;
148 1.1 jakllsch sc->sc_bus.ub_dmatag = faa->faa_dmat;
149 1.1 jakllsch psc->sc_phandle = faa->faa_phandle;
150 1.1 jakllsch
151 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
152 1.1 jakllsch aprint_error(": couldn't get registers\n");
153 1.1 jakllsch return;
154 1.1 jakllsch }
155 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh);
156 1.1 jakllsch if (error) {
157 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
158 1.1 jakllsch return;
159 1.1 jakllsch }
160 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
161 1.1 jakllsch
162 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 1, &addr, &size) != 0) {
163 1.1 jakllsch aprint_error(": couldn't get registers\n");
164 1.1 jakllsch return;
165 1.1 jakllsch }
166 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_fpci);
167 1.1 jakllsch if (error) {
168 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
169 1.1 jakllsch return;
170 1.1 jakllsch }
171 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
172 1.1 jakllsch
173 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 2, &addr, &size) != 0) {
174 1.1 jakllsch aprint_error(": couldn't get registers\n");
175 1.1 jakllsch return;
176 1.1 jakllsch }
177 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_ipfs);
178 1.1 jakllsch if (error) {
179 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
180 1.1 jakllsch return;
181 1.1 jakllsch }
182 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
183 1.1 jakllsch
184 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
185 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n");
186 1.1 jakllsch return;
187 1.1 jakllsch }
188 1.1 jakllsch
189 1.1 jakllsch psc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_USB,
190 1.1 jakllsch 0, xhci_intr, sc);
191 1.1 jakllsch if (psc->sc_ih == NULL) {
192 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n",
193 1.1 jakllsch intrstr);
194 1.1 jakllsch return;
195 1.1 jakllsch }
196 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr);
197 1.1 jakllsch
198 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 1, intrstr, sizeof(intrstr))) {
199 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n");
200 1.1 jakllsch return;
201 1.1 jakllsch }
202 1.1 jakllsch
203 1.1 jakllsch psc->sc_ih_mbox = fdtbus_intr_establish(faa->faa_phandle, 1, IPL_VM,
204 1.1 jakllsch 0, tegra_xusb_intr_mbox, psc);
205 1.1 jakllsch if (psc->sc_ih_mbox == NULL) {
206 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n",
207 1.1 jakllsch intrstr);
208 1.1 jakllsch return;
209 1.1 jakllsch }
210 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr);
211 1.1 jakllsch
212 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "pll_e");
213 1.1 jakllsch rate = clk_get_rate(clk);
214 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
215 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
216 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable pll_e clock");
217 1.1 jakllsch
218 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host_src");
219 1.1 jakllsch rate = clk_get_rate(clk);
220 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
221 1.1 jakllsch error = clk_set_rate(clk, 102000000);
222 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_host_src clock rate");
223 1.2 skrll
224 1.1 jakllsch rate = clk_get_rate(clk);
225 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
226 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
227 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_host_src clock");
228 1.1 jakllsch
229 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_falcon_src");
230 1.1 jakllsch rate = clk_get_rate(clk);
231 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
232 1.1 jakllsch error = clk_set_rate(clk, 204000000);
233 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_falcon_src clock rate");
234 1.2 skrll
235 1.1 jakllsch rate = clk_get_rate(clk);
236 1.1 jakllsch error = clk_enable(clk);
237 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
238 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_falcon_src clock");
239 1.1 jakllsch
240 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host");
241 1.1 jakllsch rate = clk_get_rate(clk);
242 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
243 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
244 1.1 jakllsch
245 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_ss");
246 1.1 jakllsch rate = clk_get_rate(clk);
247 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
248 1.6 jmcneill DPRINTF(sc->sc_dev, "xusb_ss rate %u error %d\n", rate, error);
249 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss clock");
250 1.1 jakllsch
251 1.1 jakllsch psc->sc_clk_ss_src = fdtbus_clock_get(faa->faa_phandle, "xusb_ss_src");
252 1.2 skrll tegra_xusb_attach_check(sc, psc->sc_clk_ss_src == NULL,
253 1.2 skrll "failed to get xusb_ss_src clock");
254 1.5 jmcneill
255 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
256 1.6 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u\n", rate);
257 1.1 jakllsch error = clk_set_rate(psc->sc_clk_ss_src, 2000000);
258 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
259 1.6 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u error %d\n", rate, error);
260 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate");
261 1.1 jakllsch
262 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
263 1.6 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u\n", rate);
264 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_ss_src clock rate");
265 1.1 jakllsch
266 1.1 jakllsch error = clk_set_rate(psc->sc_clk_ss_src, 120000000);
267 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
268 1.6 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error);
269 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate");
270 1.1 jakllsch
271 1.1 jakllsch error = clk_enable(psc->sc_clk_ss_src);
272 1.6 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error);
273 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss_src clock");
274 1.1 jakllsch
275 1.1 jakllsch #if 0
276 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_hs_src");
277 1.1 jakllsch error = 0;
278 1.1 jakllsch rate = clk_get_rate(clk);
279 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
280 1.1 jakllsch #endif
281 1.1 jakllsch
282 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_fs_src");
283 1.1 jakllsch rate = clk_get_rate(clk);
284 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
285 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
286 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_fs_src clock");
287 1.1 jakllsch
288 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_host");
289 1.1 jakllsch fdtbus_reset_deassert(rst);
290 1.1 jakllsch
291 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_src");
292 1.1 jakllsch fdtbus_reset_deassert(rst);
293 1.1 jakllsch
294 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_ss");
295 1.1 jakllsch fdtbus_reset_deassert(rst);
296 1.1 jakllsch
297 1.1 jakllsch DELAY(1);
298 1.1 jakllsch
299 1.1 jakllsch tegra_xusb_init(psc);
300 1.1 jakllsch
301 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
302 1.1 jakllsch tegra_xusb_mountroot(sc->sc_dev);
303 1.1 jakllsch #else
304 1.1 jakllsch config_mountroot(sc->sc_dev, tegra_xusb_mountroot);
305 1.1 jakllsch #endif
306 1.1 jakllsch }
307 1.1 jakllsch
308 1.1 jakllsch static void
309 1.1 jakllsch tegra_xusb_mountroot(device_t self)
310 1.1 jakllsch {
311 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self);
312 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
313 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
314 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs;
315 1.1 jakllsch struct clk *clk;
316 1.1 jakllsch struct fdtbus_reset *rst;
317 1.1 jakllsch uint32_t rate;
318 1.1 jakllsch uint32_t val;
319 1.1 jakllsch int error;
320 1.1 jakllsch
321 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
322 1.1 jakllsch
323 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0);
324 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val);
325 1.1 jakllsch
326 1.4 jmcneill if (tegra_xusb_load_fw(psc) != 0)
327 1.4 jmcneill return;
328 1.6 jmcneill DPRINTF(sc->sc_dev, "post fw\n");
329 1.1 jakllsch
330 1.4 jmcneill tegra_xusbpad_xhci_enable();
331 1.4 jmcneill
332 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_falcon_src");
333 1.1 jakllsch rate = clk_get_rate(clk);
334 1.1 jakllsch error = clk_enable(clk);
335 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
336 1.1 jakllsch
337 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_host_src");
338 1.1 jakllsch rate = clk_get_rate(clk);
339 1.1 jakllsch error = clk_enable(clk);
340 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
341 1.1 jakllsch
342 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0);
343 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val);
344 1.1 jakllsch
345 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_host");
346 1.1 jakllsch fdtbus_reset_deassert(rst);
347 1.1 jakllsch
348 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_src");
349 1.1 jakllsch fdtbus_reset_deassert(rst);
350 1.1 jakllsch
351 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_ss");
352 1.1 jakllsch fdtbus_reset_deassert(rst);
353 1.1 jakllsch
354 1.1 jakllsch val = csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG);
355 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n", val);
356 1.1 jakllsch
357 1.1 jakllsch
358 1.1 jakllsch error = xhci_init(sc);
359 1.1 jakllsch if (error) {
360 1.1 jakllsch aprint_error_dev(self, "init failed, error=%d\n", error);
361 1.1 jakllsch return;
362 1.1 jakllsch }
363 1.1 jakllsch
364 1.1 jakllsch sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint);
365 1.1 jakllsch
366 1.3 skrll sc->sc_child2 = config_found(self, &sc->sc_bus2, usbctlprint);
367 1.3 skrll
368 1.1 jakllsch error = xusb_mailbox_send(psc, 0x01000000);
369 1.1 jakllsch if (error) {
370 1.1 jakllsch aprint_error_dev(self, "send failed, error=%d\n", error);
371 1.1 jakllsch }
372 1.1 jakllsch }
373 1.1 jakllsch
374 1.1 jakllsch static int
375 1.1 jakllsch tegra_xusb_intr_mbox(void *v)
376 1.1 jakllsch {
377 1.1 jakllsch struct tegra_xusb_softc * const psc = v;
378 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
379 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
380 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
381 1.1 jakllsch uint32_t val;
382 1.1 jakllsch uint32_t irv;
383 1.1 jakllsch uint32_t msg;
384 1.1 jakllsch int error;
385 1.1 jakllsch
386 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
387 1.1 jakllsch
388 1.1 jakllsch irv = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG);
389 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_SMI_INTR 0x%x\n", irv);
390 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG, irv);
391 1.1 jakllsch
392 1.1 jakllsch if (irv & T_XUSB_CFG_ARU_SMI_INTR_FW_HANG)
393 1.6 jmcneill aprint_error_dev(sc->sc_dev, "firmware hang\n");
394 1.1 jakllsch
395 1.1 jakllsch msg = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_OUT_REG);
396 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_DATA_OUT 0x%x\n", msg);
397 1.1 jakllsch
398 1.1 jakllsch val = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG);
399 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_CMD 0x%x\n", val);
400 1.1 jakllsch val &= ~T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_SMI;
401 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG, val);
402 1.1 jakllsch
403 1.1 jakllsch bool sendresp = true;
404 1.1 jakllsch u_int rate;
405 1.1 jakllsch
406 1.1 jakllsch const uint32_t data = __SHIFTOUT(msg, MAILBOX_DATA_DATA);
407 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE);
408 1.1 jakllsch
409 1.1 jakllsch switch (type) {
410 1.1 jakllsch case 2:
411 1.1 jakllsch case 3:
412 1.6 jmcneill DPRINTF(sc->sc_dev, "FALC_CLOCK %u\n", data * 1000);
413 1.1 jakllsch break;
414 1.1 jakllsch case 4:
415 1.1 jakllsch case 5:
416 1.6 jmcneill DPRINTF(sc->sc_dev, "SSPI_CLOCK %u\n", data * 1000);
417 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
418 1.6 jmcneill DPRINTF(sc->sc_dev, "rate of psc->sc_clk_ss_src %u\n",
419 1.1 jakllsch rate);
420 1.1 jakllsch error = clk_set_rate(psc->sc_clk_ss_src, data * 1000);
421 1.1 jakllsch if (error != 0)
422 1.1 jakllsch goto clk_fail;
423 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
424 1.6 jmcneill DPRINTF(sc->sc_dev,
425 1.1 jakllsch "rate of psc->sc_clk_ss_src %u after\n", rate);
426 1.1 jakllsch if (data == (rate / 1000)) {
427 1.1 jakllsch msg = __SHIFTIN(128, MAILBOX_DATA_TYPE) |
428 1.1 jakllsch __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA);
429 1.1 jakllsch } else
430 1.1 jakllsch clk_fail:
431 1.1 jakllsch msg = __SHIFTIN(129, MAILBOX_DATA_TYPE) |
432 1.1 jakllsch __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA);
433 1.1 jakllsch xusb_mailbox_send(psc, msg);
434 1.1 jakllsch break;
435 1.1 jakllsch case 9:
436 1.1 jakllsch msg = __SHIFTIN(data, MAILBOX_DATA_DATA) |
437 1.1 jakllsch __SHIFTIN(128, MAILBOX_DATA_TYPE);
438 1.1 jakllsch xusb_mailbox_send(psc, msg);
439 1.1 jakllsch break;
440 1.1 jakllsch case 6:
441 1.1 jakllsch case 128:
442 1.1 jakllsch case 129:
443 1.1 jakllsch sendresp = false;
444 1.1 jakllsch break;
445 1.1 jakllsch default:
446 1.1 jakllsch sendresp = false;
447 1.1 jakllsch break;
448 1.1 jakllsch }
449 1.1 jakllsch
450 1.1 jakllsch if (sendresp == false)
451 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG,
452 1.1 jakllsch MAILBOX_OWNER_NONE);
453 1.1 jakllsch
454 1.1 jakllsch return irv;
455 1.1 jakllsch }
456 1.1 jakllsch
457 1.1 jakllsch static void
458 1.1 jakllsch tegra_xusb_init(struct tegra_xusb_softc * const psc)
459 1.1 jakllsch {
460 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
461 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
462 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs;
463 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
464 1.1 jakllsch
465 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
466 1.1 jakllsch
467 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__,
468 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x0));
469 1.1 jakllsch
470 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x40 = 0x%x\n", __func__,
471 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x40));
472 1.1 jakllsch
473 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__,
474 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80));
475 1.1 jakllsch /* FPCI_BAR0_START and FPCI_BAR0_ACCESS_TYPE */
476 1.1 jakllsch bus_space_write_4(bst, ipfsh, 0x80, 0x00100000);
477 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__,
478 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80));
479 1.1 jakllsch
480 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__,
481 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180));
482 1.1 jakllsch /* EN_FPCI */
483 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x180, 1, 0);
484 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__,
485 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180));
486 1.1 jakllsch
487 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n",
488 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG));
489 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, PCI_COMMAND_STATUS_REG,
490 1.1 jakllsch PCI_COMMAND_MASTER_ENABLE|PCI_COMMAND_MEM_ENABLE, 0x0);
491 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n",
492 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG));
493 1.1 jakllsch
494 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__,
495 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0));
496 1.1 jakllsch /* match FPCI BAR0 to above */
497 1.1 jakllsch bus_space_write_4(bst, fpcih, PCI_BAR0, 0x10000000);
498 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__,
499 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0));
500 1.1 jakllsch
501 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__,
502 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188));
503 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x188, __BIT(16), 0);
504 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__,
505 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188));
506 1.1 jakllsch
507 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__,
508 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc));
509 1.1 jakllsch bus_space_write_4(bst, fpcih, 0x1bc, 0x80);
510 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__,
511 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc));
512 1.1 jakllsch }
513 1.1 jakllsch
514 1.1 jakllsch static int
515 1.1 jakllsch fw_dma_alloc(struct tegra_xusb_softc * const psc, size_t size, size_t align,
516 1.1 jakllsch struct fw_dma * const p)
517 1.1 jakllsch {
518 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
519 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag;
520 1.1 jakllsch int err;
521 1.1 jakllsch
522 1.1 jakllsch p->size = size;
523 1.1 jakllsch err = bus_dmamem_alloc(dmat, p->size, align, 0, p->segs,
524 1.1 jakllsch sizeof(p->segs) / sizeof(p->segs[0]), &p->nsegs, BUS_DMA_NOWAIT);
525 1.1 jakllsch if (err)
526 1.1 jakllsch return err;
527 1.1 jakllsch err = bus_dmamem_map(dmat, p->segs, p->nsegs, p->size, &p->addr,
528 1.1 jakllsch BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
529 1.1 jakllsch if (err)
530 1.1 jakllsch goto free;
531 1.1 jakllsch err = bus_dmamap_create(dmat, p->size, 1, p->size, 0, BUS_DMA_NOWAIT,
532 1.1 jakllsch &p->map);
533 1.1 jakllsch if (err)
534 1.1 jakllsch goto unmap;
535 1.1 jakllsch err = bus_dmamap_load(dmat, p->map, p->addr, p->size, NULL,
536 1.1 jakllsch BUS_DMA_NOWAIT);
537 1.1 jakllsch if (err)
538 1.1 jakllsch goto destroy;
539 1.1 jakllsch
540 1.1 jakllsch return 0;
541 1.1 jakllsch
542 1.1 jakllsch destroy:
543 1.1 jakllsch bus_dmamap_destroy(dmat, p->map);
544 1.1 jakllsch unmap:
545 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size);
546 1.1 jakllsch free:
547 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs);
548 1.1 jakllsch
549 1.1 jakllsch return err;
550 1.1 jakllsch }
551 1.1 jakllsch
552 1.1 jakllsch #if !defined(TEGRA124_XUSB_BIN_STATIC)
553 1.1 jakllsch static void
554 1.1 jakllsch fw_dma_free(struct tegra_xusb_softc * const psc, struct fw_dma * const p)
555 1.1 jakllsch {
556 1.1 jakllsch const struct xhci_softc * const sc = &psc->sc_xhci;
557 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag;
558 1.1 jakllsch
559 1.1 jakllsch bus_dmamap_unload(dmat, p->map);
560 1.1 jakllsch bus_dmamap_destroy(dmat, p->map);
561 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size);
562 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs);
563 1.1 jakllsch }
564 1.1 jakllsch #endif
565 1.1 jakllsch
566 1.1 jakllsch #define FWHEADER_BOOT_CODETAG 8
567 1.1 jakllsch #define FWHEADER_BOOT_CODESIZE 12
568 1.1 jakllsch #define FWHEADER_FWIMG_LEN 100
569 1.1 jakllsch #define FWHEADER__LEN 256
570 1.1 jakllsch
571 1.4 jmcneill static int
572 1.1 jakllsch tegra_xusb_load_fw(struct tegra_xusb_softc * const psc)
573 1.1 jakllsch {
574 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
575 1.1 jakllsch #if !defined(TEGRA124_XUSB_BIN_STATIC)
576 1.1 jakllsch firmware_handle_t fw;
577 1.1 jakllsch #endif
578 1.1 jakllsch int error;
579 1.1 jakllsch size_t firmware_size;
580 1.1 jakllsch void * firmware_image;
581 1.1 jakllsch const uint8_t *header;
582 1.1 jakllsch
583 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
584 1.1 jakllsch firmware_size = (uintptr_t)&_binary_tegra124_xusb_bin_size;
585 1.1 jakllsch #else
586 1.1 jakllsch if ((error = firmware_open("nvidia/tegra124", "xusb.bin", &fw)) != 0) {
587 1.1 jakllsch aprint_error_dev(sc->sc_dev,
588 1.4 jmcneill "couldn't load firmware from 'nvidia/tegra124/xusb.bin': %d\n", error);
589 1.4 jmcneill return error;
590 1.1 jakllsch }
591 1.1 jakllsch firmware_size = firmware_get_size(fw);
592 1.1 jakllsch #endif
593 1.1 jakllsch
594 1.1 jakllsch error = fw_dma_alloc(psc, firmware_size, PAGE_SIZE, &psc->sc_fw_dma);
595 1.1 jakllsch if (error != 0) {
596 1.1 jakllsch #if !defined(TEGRA124_XUSB_BIN_STATIC)
597 1.1 jakllsch firmware_close(fw);
598 1.1 jakllsch #endif
599 1.4 jmcneill return error;
600 1.1 jakllsch }
601 1.1 jakllsch
602 1.1 jakllsch firmware_image = psc->sc_fw_dma.addr;
603 1.6 jmcneill DPRINTF(sc->sc_dev, "blob %p len %zu\n", firmware_image,
604 1.1 jakllsch firmware_size);
605 1.1 jakllsch
606 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
607 1.1 jakllsch memcpy(firmware_image, _binary_tegra124_xusb_bin_start, firmware_size);
608 1.1 jakllsch #else
609 1.1 jakllsch error = firmware_read(fw, 0, firmware_image, firmware_size);
610 1.1 jakllsch if (error != 0) {
611 1.1 jakllsch fw_dma_free(psc, &psc->sc_fw_dma);
612 1.1 jakllsch firmware_close(fw);
613 1.4 jmcneill return error;
614 1.1 jakllsch }
615 1.1 jakllsch firmware_close(fw);
616 1.1 jakllsch #endif
617 1.1 jakllsch
618 1.1 jakllsch header = firmware_image;
619 1.1 jakllsch
620 1.1 jakllsch const uint32_t fwimg_len = le32dec(&header[FWHEADER_FWIMG_LEN]);
621 1.1 jakllsch const uint32_t boot_codetag = le32dec(&header[FWHEADER_BOOT_CODETAG]);
622 1.1 jakllsch const uint32_t boot_codesize = le32dec(&header[FWHEADER_BOOT_CODESIZE]);
623 1.1 jakllsch
624 1.1 jakllsch if (fwimg_len != firmware_size)
625 1.6 jmcneill aprint_error_dev(sc->sc_dev, "fwimg_len mismatch %u != %zu\n",
626 1.1 jakllsch fwimg_len, firmware_size);
627 1.1 jakllsch
628 1.1 jakllsch bus_dmamap_sync(sc->sc_bus.ub_dmatag, psc->sc_fw_dma.map, 0,
629 1.1 jakllsch firmware_size, BUS_DMASYNC_PREWRITE);
630 1.1 jakllsch
631 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
632 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
633 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n",
634 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG));
635 1.1 jakllsch
636 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n",
637 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG));
638 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG,
639 1.1 jakllsch fwimg_len);
640 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n",
641 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG));
642 1.1 jakllsch
643 1.1 jakllsch const uint64_t fwbase = psc->sc_fw_dma.map->dm_segs[0].ds_addr +
644 1.1 jakllsch FWHEADER__LEN;
645 1.1 jakllsch
646 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG, fwbase >> 32);
647 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG, fwbase);
648 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n",
649 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG));
650 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_HI 0x%x\n",
651 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG));
652 1.1 jakllsch
653 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n",
654 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG));
655 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG,
656 1.1 jakllsch XUSB_CSB_MEMPOOL_APMAP_BOOTPATH);
657 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n",
658 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG));
659 1.1 jakllsch
660 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
661 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
662 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG,
663 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_INVALIDATE_ALL,
664 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION));
665 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
666 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
667 1.1 jakllsch
668 1.1 jakllsch const u_int code_tag_blocks =
669 1.1 jakllsch howmany(boot_codetag, IMEM_BLOCK_SIZE);
670 1.1 jakllsch const u_int code_size_blocks =
671 1.1 jakllsch howmany(boot_codesize, IMEM_BLOCK_SIZE);
672 1.1 jakllsch const u_int code_blocks = code_tag_blocks + code_size_blocks;
673 1.1 jakllsch
674 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n",
675 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG));
676 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG,
677 1.1 jakllsch __SHIFTIN(code_tag_blocks,
678 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_OFFSET) |
679 1.1 jakllsch __SHIFTIN(code_size_blocks,
680 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_COUNT));
681 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n",
682 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG));
683 1.1 jakllsch
684 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
685 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
686 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG,
687 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_LOAD_LOCKED_RESULT,
688 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION));
689 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
690 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
691 1.1 jakllsch
692 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n",
693 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG));
694 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG, code_size_blocks);
695 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n",
696 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG));
697 1.1 jakllsch
698 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n",
699 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG));
700 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG,
701 1.1 jakllsch __SHIFTIN(code_tag_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_LO) |
702 1.1 jakllsch __SHIFTIN(code_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_HI));
703 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n",
704 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG));
705 1.1 jakllsch
706 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n",
707 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG));
708 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_DMACTL_REG, 0);
709 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n",
710 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG));
711 1.1 jakllsch
712 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n",
713 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG));
714 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG,
715 1.1 jakllsch boot_codetag);
716 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n",
717 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG));
718 1.1 jakllsch
719 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
720 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
721 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_CPUCTL_REG,
722 1.1 jakllsch XUSB_CSB_FALCON_CPUCTL_STARTCPU);
723 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
724 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
725 1.4 jmcneill
726 1.4 jmcneill return 0;
727 1.1 jakllsch }
728 1.1 jakllsch
729 1.1 jakllsch static uint32_t
730 1.1 jakllsch csb_read_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset)
731 1.1 jakllsch {
732 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE);
733 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET);
734 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
735 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
736 1.1 jakllsch
737 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range);
738 1.1 jakllsch return bus_space_read_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset);
739 1.1 jakllsch }
740 1.1 jakllsch
741 1.1 jakllsch static void
742 1.1 jakllsch csb_write_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset,
743 1.1 jakllsch uint32_t value)
744 1.1 jakllsch {
745 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE);
746 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET);
747 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
748 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
749 1.1 jakllsch
750 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range);
751 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset, value);
752 1.1 jakllsch }
753 1.1 jakllsch
754 1.1 jakllsch static int
755 1.1 jakllsch xusb_mailbox_send(struct tegra_xusb_softc * const psc, uint32_t msg)
756 1.1 jakllsch {
757 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
758 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
759 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
760 1.1 jakllsch uint32_t val;
761 1.1 jakllsch bool wait = false;
762 1.1 jakllsch
763 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE);
764 1.1 jakllsch
765 1.1 jakllsch if (!(type == 128 || type == 129)) {
766 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
767 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
768 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n",
769 1.1 jakllsch val);
770 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) {
771 1.1 jakllsch return EBUSY;
772 1.1 jakllsch }
773 1.1 jakllsch
774 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG,
775 1.1 jakllsch MAILBOX_OWNER_SW);
776 1.1 jakllsch
777 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
778 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
779 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n",
780 1.1 jakllsch val);
781 1.1 jakllsch if (val != MAILBOX_OWNER_SW) {
782 1.1 jakllsch return EBUSY;
783 1.1 jakllsch }
784 1.1 jakllsch
785 1.1 jakllsch wait = true;
786 1.1 jakllsch }
787 1.1 jakllsch
788 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_IN_REG, msg);
789 1.1 jakllsch
790 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG,
791 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_INT_EN |
792 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_FALCON, 0);
793 1.1 jakllsch
794 1.1 jakllsch if (wait) {
795 1.1 jakllsch
796 1.1 jakllsch for (u_int i = 0; i < 2500; i++) {
797 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
798 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
799 1.6 jmcneill DPRINTF(sc->sc_dev,
800 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
801 1.1 jakllsch if (val == MAILBOX_OWNER_NONE) {
802 1.1 jakllsch break;
803 1.1 jakllsch }
804 1.1 jakllsch DELAY(10);
805 1.1 jakllsch }
806 1.1 jakllsch
807 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
808 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
809 1.6 jmcneill DPRINTF(sc->sc_dev,
810 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
811 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) {
812 1.6 jmcneill aprint_error_dev(sc->sc_dev,
813 1.1 jakllsch "timeout, XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
814 1.1 jakllsch }
815 1.1 jakllsch }
816 1.1 jakllsch
817 1.1 jakllsch return 0;
818 1.1 jakllsch }
819