tegra_xusb.c revision 1.9 1 1.9 jmcneill /* $NetBSD: tegra_xusb.c,v 1.9 2017/09/22 18:13:36 jmcneill Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2016 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #include "locators.h"
30 1.1 jakllsch #include "opt_tegra.h"
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/cdefs.h>
33 1.9 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_xusb.c,v 1.9 2017/09/22 18:13:36 jmcneill Exp $");
34 1.1 jakllsch
35 1.1 jakllsch #include <sys/param.h>
36 1.1 jakllsch #include <sys/bus.h>
37 1.1 jakllsch #include <sys/device.h>
38 1.1 jakllsch #include <sys/intr.h>
39 1.1 jakllsch #include <sys/systm.h>
40 1.1 jakllsch #include <sys/kernel.h>
41 1.1 jakllsch
42 1.1 jakllsch #include <arm/nvidia/tegra_reg.h>
43 1.1 jakllsch #include <arm/nvidia/tegra_var.h>
44 1.7 jmcneill #include <arm/nvidia/tegra_xusbpad.h>
45 1.1 jakllsch
46 1.1 jakllsch #include <arm/nvidia/tegra_xusbreg.h>
47 1.1 jakllsch #include <dev/pci/pcireg.h>
48 1.1 jakllsch
49 1.1 jakllsch #include <dev/fdt/fdtvar.h>
50 1.1 jakllsch
51 1.1 jakllsch #include <dev/firmload.h>
52 1.1 jakllsch
53 1.1 jakllsch #include <dev/usb/usb.h>
54 1.1 jakllsch #include <dev/usb/usbdi.h>
55 1.1 jakllsch #include <dev/usb/usbdivar.h>
56 1.1 jakllsch #include <dev/usb/usb_mem.h>
57 1.1 jakllsch
58 1.1 jakllsch #include <dev/usb/xhcireg.h>
59 1.1 jakllsch #include <dev/usb/xhcivar.h>
60 1.1 jakllsch
61 1.6 jmcneill #ifdef TEGRA_XUSB_DEBUG
62 1.6 jmcneill int tegra_xusb_debug = 1;
63 1.6 jmcneill #else
64 1.6 jmcneill int tegra_xusb_debug = 0;
65 1.6 jmcneill #endif
66 1.6 jmcneill
67 1.6 jmcneill #define DPRINTF(...) if (tegra_xusb_debug) device_printf(__VA_ARGS__)
68 1.6 jmcneill
69 1.1 jakllsch static int tegra_xusb_match(device_t, cfdata_t, void *);
70 1.1 jakllsch static void tegra_xusb_attach(device_t, device_t, void *);
71 1.1 jakllsch static void tegra_xusb_mountroot(device_t);
72 1.1 jakllsch
73 1.1 jakllsch static int tegra_xusb_intr_mbox(void *);
74 1.1 jakllsch
75 1.1 jakllsch #ifdef TEGRA124_XUSB_BIN_STATIC
76 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_size[];
77 1.1 jakllsch extern const char _binary_tegra124_xusb_bin_start[];
78 1.1 jakllsch #endif
79 1.1 jakllsch
80 1.7 jmcneill #ifdef TEGRA210_XUSB_BIN_STATIC
81 1.7 jmcneill extern const char _binary_tegra210_xusb_bin_size[];
82 1.7 jmcneill extern const char _binary_tegra210_xusb_bin_start[];
83 1.7 jmcneill #endif
84 1.7 jmcneill
85 1.7 jmcneill enum xusb_type {
86 1.7 jmcneill XUSB_T124 = 1,
87 1.7 jmcneill XUSB_T210
88 1.7 jmcneill };
89 1.7 jmcneill
90 1.7 jmcneill static const struct of_compat_data compat_data[] = {
91 1.7 jmcneill { "nvidia,tegra124-xusb", XUSB_T124 },
92 1.7 jmcneill { "nvidia,tegra210-xusb", XUSB_T210 },
93 1.7 jmcneill { NULL }
94 1.7 jmcneill };
95 1.7 jmcneill
96 1.1 jakllsch struct fw_dma {
97 1.1 jakllsch bus_dmamap_t map;
98 1.1 jakllsch void * addr;
99 1.1 jakllsch bus_dma_segment_t segs[1];
100 1.1 jakllsch int nsegs;
101 1.1 jakllsch size_t size;
102 1.1 jakllsch };
103 1.1 jakllsch
104 1.1 jakllsch struct tegra_xusb_softc {
105 1.1 jakllsch struct xhci_softc sc_xhci;
106 1.1 jakllsch int sc_phandle;
107 1.1 jakllsch bus_space_handle_t sc_bsh_xhci;
108 1.1 jakllsch bus_space_handle_t sc_bsh_fpci;
109 1.1 jakllsch bus_space_handle_t sc_bsh_ipfs;
110 1.1 jakllsch void *sc_ih;
111 1.1 jakllsch void *sc_ih_mbox;
112 1.1 jakllsch struct fw_dma sc_fw_dma;
113 1.1 jakllsch struct clk *sc_clk_ss_src;
114 1.7 jmcneill enum xusb_type sc_type;
115 1.1 jakllsch };
116 1.1 jakllsch
117 1.1 jakllsch static uint32_t csb_read_4(struct tegra_xusb_softc * const, bus_size_t);
118 1.1 jakllsch static void csb_write_4(struct tegra_xusb_softc * const, bus_size_t,
119 1.1 jakllsch uint32_t);
120 1.1 jakllsch
121 1.1 jakllsch static void tegra_xusb_init(struct tegra_xusb_softc * const);
122 1.7 jmcneill static int tegra_xusb_open_fw(struct tegra_xusb_softc * const);
123 1.7 jmcneill static int tegra_xusb_load_fw(struct tegra_xusb_softc * const, void *,
124 1.7 jmcneill size_t);
125 1.9 jmcneill static void tegra_xusb_init_regulators(struct tegra_xusb_softc * const);
126 1.1 jakllsch
127 1.1 jakllsch static int xusb_mailbox_send(struct tegra_xusb_softc * const, uint32_t);
128 1.1 jakllsch
129 1.1 jakllsch CFATTACH_DECL_NEW(tegra_xusb, sizeof(struct tegra_xusb_softc),
130 1.1 jakllsch tegra_xusb_match, tegra_xusb_attach, NULL, NULL);
131 1.1 jakllsch
132 1.1 jakllsch static int
133 1.1 jakllsch tegra_xusb_match(device_t parent, cfdata_t cf, void *aux)
134 1.1 jakllsch {
135 1.1 jakllsch struct fdt_attach_args * const faa = aux;
136 1.1 jakllsch
137 1.7 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
138 1.1 jakllsch }
139 1.1 jakllsch
140 1.2 skrll #define tegra_xusb_attach_check(sc, cond, fmt, ...) \
141 1.2 skrll do { \
142 1.2 skrll if (cond) { \
143 1.2 skrll aprint_error_dev(sc->sc_dev, fmt, ## __VA_ARGS__); \
144 1.2 skrll return; \
145 1.2 skrll } \
146 1.2 skrll } while (0)
147 1.2 skrll
148 1.1 jakllsch static void
149 1.1 jakllsch tegra_xusb_attach(device_t parent, device_t self, void *aux)
150 1.1 jakllsch {
151 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self);
152 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
153 1.1 jakllsch struct fdt_attach_args * const faa = aux;
154 1.7 jmcneill bool wait_for_root = true;
155 1.1 jakllsch char intrstr[128];
156 1.1 jakllsch bus_addr_t addr;
157 1.1 jakllsch bus_size_t size;
158 1.6 jmcneill struct fdtbus_reset *rst;
159 1.1 jakllsch struct clk *clk;
160 1.1 jakllsch uint32_t rate;
161 1.6 jmcneill int error;
162 1.1 jakllsch
163 1.1 jakllsch aprint_naive("\n");
164 1.1 jakllsch aprint_normal(": XUSB\n");
165 1.1 jakllsch
166 1.1 jakllsch sc->sc_dev = self;
167 1.1 jakllsch sc->sc_iot = faa->faa_bst;
168 1.1 jakllsch sc->sc_bus.ub_hcpriv = sc;
169 1.1 jakllsch sc->sc_bus.ub_dmatag = faa->faa_dmat;
170 1.1 jakllsch psc->sc_phandle = faa->faa_phandle;
171 1.7 jmcneill psc->sc_type = of_search_compatible(faa->faa_phandle, compat_data)->data;
172 1.1 jakllsch
173 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
174 1.1 jakllsch aprint_error(": couldn't get registers\n");
175 1.1 jakllsch return;
176 1.1 jakllsch }
177 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh);
178 1.1 jakllsch if (error) {
179 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
180 1.1 jakllsch return;
181 1.1 jakllsch }
182 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
183 1.1 jakllsch
184 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 1, &addr, &size) != 0) {
185 1.1 jakllsch aprint_error(": couldn't get registers\n");
186 1.1 jakllsch return;
187 1.1 jakllsch }
188 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_fpci);
189 1.1 jakllsch if (error) {
190 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
191 1.1 jakllsch return;
192 1.1 jakllsch }
193 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
194 1.1 jakllsch
195 1.1 jakllsch if (fdtbus_get_reg(faa->faa_phandle, 2, &addr, &size) != 0) {
196 1.1 jakllsch aprint_error(": couldn't get registers\n");
197 1.1 jakllsch return;
198 1.1 jakllsch }
199 1.1 jakllsch error = bus_space_map(sc->sc_iot, addr, size, 0, &psc->sc_bsh_ipfs);
200 1.1 jakllsch if (error) {
201 1.1 jakllsch aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
202 1.1 jakllsch return;
203 1.1 jakllsch }
204 1.6 jmcneill DPRINTF(sc->sc_dev, "mapped %#llx\n", (uint64_t)addr);
205 1.1 jakllsch
206 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
207 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n");
208 1.1 jakllsch return;
209 1.1 jakllsch }
210 1.1 jakllsch
211 1.1 jakllsch psc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_USB,
212 1.1 jakllsch 0, xhci_intr, sc);
213 1.1 jakllsch if (psc->sc_ih == NULL) {
214 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n",
215 1.1 jakllsch intrstr);
216 1.1 jakllsch return;
217 1.1 jakllsch }
218 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr);
219 1.1 jakllsch
220 1.1 jakllsch if (!fdtbus_intr_str(faa->faa_phandle, 1, intrstr, sizeof(intrstr))) {
221 1.1 jakllsch aprint_error_dev(self, "failed to decode interrupt\n");
222 1.1 jakllsch return;
223 1.1 jakllsch }
224 1.1 jakllsch
225 1.1 jakllsch psc->sc_ih_mbox = fdtbus_intr_establish(faa->faa_phandle, 1, IPL_VM,
226 1.1 jakllsch 0, tegra_xusb_intr_mbox, psc);
227 1.1 jakllsch if (psc->sc_ih_mbox == NULL) {
228 1.1 jakllsch aprint_error_dev(self, "failed to establish interrupt on %s\n",
229 1.1 jakllsch intrstr);
230 1.1 jakllsch return;
231 1.1 jakllsch }
232 1.1 jakllsch aprint_normal_dev(self, "interrupting on %s\n", intrstr);
233 1.1 jakllsch
234 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "pll_e");
235 1.1 jakllsch rate = clk_get_rate(clk);
236 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
237 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
238 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable pll_e clock");
239 1.1 jakllsch
240 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host_src");
241 1.1 jakllsch rate = clk_get_rate(clk);
242 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
243 1.1 jakllsch error = clk_set_rate(clk, 102000000);
244 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_host_src clock rate");
245 1.2 skrll
246 1.1 jakllsch rate = clk_get_rate(clk);
247 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
248 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
249 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_host_src clock");
250 1.1 jakllsch
251 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_falcon_src");
252 1.1 jakllsch rate = clk_get_rate(clk);
253 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
254 1.1 jakllsch error = clk_set_rate(clk, 204000000);
255 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to set xusb_falcon_src clock rate");
256 1.2 skrll
257 1.1 jakllsch rate = clk_get_rate(clk);
258 1.1 jakllsch error = clk_enable(clk);
259 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
260 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_falcon_src clock");
261 1.1 jakllsch
262 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_host");
263 1.1 jakllsch rate = clk_get_rate(clk);
264 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
265 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
266 1.1 jakllsch
267 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_ss");
268 1.1 jakllsch rate = clk_get_rate(clk);
269 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
270 1.6 jmcneill DPRINTF(sc->sc_dev, "xusb_ss rate %u error %d\n", rate, error);
271 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss clock");
272 1.1 jakllsch
273 1.1 jakllsch psc->sc_clk_ss_src = fdtbus_clock_get(faa->faa_phandle, "xusb_ss_src");
274 1.2 skrll tegra_xusb_attach_check(sc, psc->sc_clk_ss_src == NULL,
275 1.2 skrll "failed to get xusb_ss_src clock");
276 1.5 jmcneill
277 1.7 jmcneill if (psc->sc_type == XUSB_T124) {
278 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
279 1.7 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u\n", rate);
280 1.7 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, 2000000);
281 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
282 1.7 jmcneill DPRINTF(sc->sc_dev, "xusb_ss_src rate %u error %d\n", rate, error);
283 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate");
284 1.7 jmcneill
285 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
286 1.7 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u\n", rate);
287 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to set xusb_ss_src clock rate");
288 1.1 jakllsch
289 1.7 jmcneill error = clk_set_rate(psc->sc_clk_ss_src, 120000000);
290 1.7 jmcneill rate = clk_get_rate(psc->sc_clk_ss_src);
291 1.7 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error);
292 1.7 jmcneill tegra_xusb_attach_check(sc, error, "failed to get xusb_ss_src clock rate");
293 1.7 jmcneill }
294 1.1 jakllsch
295 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
296 1.1 jakllsch error = clk_enable(psc->sc_clk_ss_src);
297 1.6 jmcneill DPRINTF(sc->sc_dev, "ss_src rate %u error %d\n", rate, error);
298 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_ss_src clock");
299 1.1 jakllsch
300 1.1 jakllsch #if 0
301 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_hs_src");
302 1.1 jakllsch error = 0;
303 1.1 jakllsch rate = clk_get_rate(clk);
304 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
305 1.1 jakllsch #endif
306 1.1 jakllsch
307 1.1 jakllsch clk = fdtbus_clock_get(faa->faa_phandle, "xusb_fs_src");
308 1.1 jakllsch rate = clk_get_rate(clk);
309 1.1 jakllsch error = clk_enable(clk); /* XXX set frequency */
310 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
311 1.2 skrll tegra_xusb_attach_check(sc, error, "failed to enable xusb_fs_src clock");
312 1.1 jakllsch
313 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_host");
314 1.1 jakllsch fdtbus_reset_deassert(rst);
315 1.1 jakllsch
316 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_src");
317 1.1 jakllsch fdtbus_reset_deassert(rst);
318 1.1 jakllsch
319 1.1 jakllsch rst = fdtbus_reset_get(faa->faa_phandle, "xusb_ss");
320 1.1 jakllsch fdtbus_reset_deassert(rst);
321 1.1 jakllsch
322 1.1 jakllsch DELAY(1);
323 1.1 jakllsch
324 1.9 jmcneill tegra_xusb_init_regulators(psc);
325 1.9 jmcneill
326 1.1 jakllsch tegra_xusb_init(psc);
327 1.1 jakllsch
328 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
329 1.7 jmcneill if (psc->sc_type == XUSB_T124)
330 1.7 jmcneill wait_for_root = false;
331 1.7 jmcneill #endif
332 1.7 jmcneill #if defined(TEGRA210_XUSB_BIN_STATIC)
333 1.7 jmcneill if (psc->sc_type == XUSB_T210)
334 1.7 jmcneill wait_for_root = false;
335 1.1 jakllsch #endif
336 1.7 jmcneill
337 1.7 jmcneill if (wait_for_root)
338 1.7 jmcneill config_mountroot(sc->sc_dev, tegra_xusb_mountroot);
339 1.7 jmcneill else
340 1.7 jmcneill tegra_xusb_mountroot(sc->sc_dev);
341 1.1 jakllsch }
342 1.1 jakllsch
343 1.1 jakllsch static void
344 1.1 jakllsch tegra_xusb_mountroot(device_t self)
345 1.1 jakllsch {
346 1.1 jakllsch struct tegra_xusb_softc * const psc = device_private(self);
347 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
348 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
349 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs;
350 1.1 jakllsch struct clk *clk;
351 1.1 jakllsch struct fdtbus_reset *rst;
352 1.1 jakllsch uint32_t rate;
353 1.1 jakllsch uint32_t val;
354 1.1 jakllsch int error;
355 1.1 jakllsch
356 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
357 1.1 jakllsch
358 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0);
359 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val);
360 1.1 jakllsch
361 1.7 jmcneill if (tegra_xusb_open_fw(psc) != 0)
362 1.4 jmcneill return;
363 1.6 jmcneill DPRINTF(sc->sc_dev, "post fw\n");
364 1.1 jakllsch
365 1.4 jmcneill tegra_xusbpad_xhci_enable();
366 1.4 jmcneill
367 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_falcon_src");
368 1.1 jakllsch rate = clk_get_rate(clk);
369 1.1 jakllsch error = clk_enable(clk);
370 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
371 1.1 jakllsch
372 1.1 jakllsch clk = fdtbus_clock_get(psc->sc_phandle, "xusb_host_src");
373 1.1 jakllsch rate = clk_get_rate(clk);
374 1.1 jakllsch error = clk_enable(clk);
375 1.6 jmcneill DPRINTF(sc->sc_dev, "rate %u error %d\n", rate, error);
376 1.1 jakllsch
377 1.1 jakllsch val = bus_space_read_4(bst, ipfsh, 0x0);
378 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__, val);
379 1.1 jakllsch
380 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_host");
381 1.1 jakllsch fdtbus_reset_deassert(rst);
382 1.1 jakllsch
383 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_src");
384 1.1 jakllsch fdtbus_reset_deassert(rst);
385 1.1 jakllsch
386 1.1 jakllsch rst = fdtbus_reset_get(psc->sc_phandle, "xusb_ss");
387 1.1 jakllsch fdtbus_reset_deassert(rst);
388 1.1 jakllsch
389 1.1 jakllsch val = csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG);
390 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n", val);
391 1.1 jakllsch
392 1.1 jakllsch
393 1.1 jakllsch error = xhci_init(sc);
394 1.1 jakllsch if (error) {
395 1.1 jakllsch aprint_error_dev(self, "init failed, error=%d\n", error);
396 1.1 jakllsch return;
397 1.1 jakllsch }
398 1.1 jakllsch
399 1.1 jakllsch sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint);
400 1.1 jakllsch
401 1.3 skrll sc->sc_child2 = config_found(self, &sc->sc_bus2, usbctlprint);
402 1.3 skrll
403 1.1 jakllsch error = xusb_mailbox_send(psc, 0x01000000);
404 1.1 jakllsch if (error) {
405 1.1 jakllsch aprint_error_dev(self, "send failed, error=%d\n", error);
406 1.1 jakllsch }
407 1.1 jakllsch }
408 1.1 jakllsch
409 1.1 jakllsch static int
410 1.1 jakllsch tegra_xusb_intr_mbox(void *v)
411 1.1 jakllsch {
412 1.1 jakllsch struct tegra_xusb_softc * const psc = v;
413 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
414 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
415 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
416 1.1 jakllsch uint32_t val;
417 1.1 jakllsch uint32_t irv;
418 1.1 jakllsch uint32_t msg;
419 1.1 jakllsch int error;
420 1.1 jakllsch
421 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
422 1.1 jakllsch
423 1.1 jakllsch irv = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG);
424 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_SMI_INTR 0x%x\n", irv);
425 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_SMI_INTR_REG, irv);
426 1.1 jakllsch
427 1.1 jakllsch if (irv & T_XUSB_CFG_ARU_SMI_INTR_FW_HANG)
428 1.6 jmcneill aprint_error_dev(sc->sc_dev, "firmware hang\n");
429 1.1 jakllsch
430 1.1 jakllsch msg = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_OUT_REG);
431 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_DATA_OUT 0x%x\n", msg);
432 1.1 jakllsch
433 1.1 jakllsch val = bus_space_read_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG);
434 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_CMD 0x%x\n", val);
435 1.1 jakllsch val &= ~T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_SMI;
436 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG, val);
437 1.1 jakllsch
438 1.1 jakllsch bool sendresp = true;
439 1.1 jakllsch u_int rate;
440 1.1 jakllsch
441 1.1 jakllsch const uint32_t data = __SHIFTOUT(msg, MAILBOX_DATA_DATA);
442 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE);
443 1.1 jakllsch
444 1.1 jakllsch switch (type) {
445 1.1 jakllsch case 2:
446 1.1 jakllsch case 3:
447 1.6 jmcneill DPRINTF(sc->sc_dev, "FALC_CLOCK %u\n", data * 1000);
448 1.1 jakllsch break;
449 1.1 jakllsch case 4:
450 1.1 jakllsch case 5:
451 1.6 jmcneill DPRINTF(sc->sc_dev, "SSPI_CLOCK %u\n", data * 1000);
452 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
453 1.6 jmcneill DPRINTF(sc->sc_dev, "rate of psc->sc_clk_ss_src %u\n",
454 1.1 jakllsch rate);
455 1.1 jakllsch error = clk_set_rate(psc->sc_clk_ss_src, data * 1000);
456 1.1 jakllsch if (error != 0)
457 1.1 jakllsch goto clk_fail;
458 1.1 jakllsch rate = clk_get_rate(psc->sc_clk_ss_src);
459 1.6 jmcneill DPRINTF(sc->sc_dev,
460 1.1 jakllsch "rate of psc->sc_clk_ss_src %u after\n", rate);
461 1.1 jakllsch if (data == (rate / 1000)) {
462 1.1 jakllsch msg = __SHIFTIN(128, MAILBOX_DATA_TYPE) |
463 1.1 jakllsch __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA);
464 1.1 jakllsch } else
465 1.1 jakllsch clk_fail:
466 1.1 jakllsch msg = __SHIFTIN(129, MAILBOX_DATA_TYPE) |
467 1.1 jakllsch __SHIFTIN(rate / 1000, MAILBOX_DATA_DATA);
468 1.1 jakllsch xusb_mailbox_send(psc, msg);
469 1.1 jakllsch break;
470 1.1 jakllsch case 9:
471 1.1 jakllsch msg = __SHIFTIN(data, MAILBOX_DATA_DATA) |
472 1.1 jakllsch __SHIFTIN(128, MAILBOX_DATA_TYPE);
473 1.1 jakllsch xusb_mailbox_send(psc, msg);
474 1.1 jakllsch break;
475 1.1 jakllsch case 6:
476 1.1 jakllsch case 128:
477 1.1 jakllsch case 129:
478 1.1 jakllsch sendresp = false;
479 1.1 jakllsch break;
480 1.1 jakllsch default:
481 1.1 jakllsch sendresp = false;
482 1.1 jakllsch break;
483 1.1 jakllsch }
484 1.1 jakllsch
485 1.1 jakllsch if (sendresp == false)
486 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG,
487 1.1 jakllsch MAILBOX_OWNER_NONE);
488 1.1 jakllsch
489 1.1 jakllsch return irv;
490 1.1 jakllsch }
491 1.1 jakllsch
492 1.1 jakllsch static void
493 1.9 jmcneill tegra_xusb_init_regulators(struct tegra_xusb_softc * const psc)
494 1.9 jmcneill {
495 1.9 jmcneill const char * supply_names[] = {
496 1.9 jmcneill "dvddio-pex-supply",
497 1.9 jmcneill "hvddio-pex-supply",
498 1.9 jmcneill "avdd-usb-supply",
499 1.9 jmcneill "avdd-pll-utmip-supply",
500 1.9 jmcneill "avdd-pll-uerefe-supply",
501 1.9 jmcneill "dvdd-usb-ss-pll-supply",
502 1.9 jmcneill "hvdd-usb-ss-pll-e-supply"
503 1.9 jmcneill };
504 1.9 jmcneill device_t dev = psc->sc_xhci.sc_dev;
505 1.9 jmcneill const int phandle = psc->sc_phandle;
506 1.9 jmcneill struct fdtbus_regulator *reg;
507 1.9 jmcneill int n, error;
508 1.9 jmcneill
509 1.9 jmcneill for (n = 0; n < __arraycount(supply_names); n++) {
510 1.9 jmcneill if (!of_hasprop(phandle, supply_names[n]))
511 1.9 jmcneill continue;
512 1.9 jmcneill reg = fdtbus_regulator_acquire(phandle, supply_names[n]);
513 1.9 jmcneill if (reg == NULL) {
514 1.9 jmcneill aprint_error_dev(dev, "couldn't acquire supply '%s'\n",
515 1.9 jmcneill supply_names[n]);
516 1.9 jmcneill continue;
517 1.9 jmcneill }
518 1.9 jmcneill error = fdtbus_regulator_enable(reg);
519 1.9 jmcneill if (error != 0)
520 1.9 jmcneill aprint_error_dev(dev, "couldn't enable supply '%s': %d\n",
521 1.9 jmcneill supply_names[n], error);
522 1.9 jmcneill }
523 1.9 jmcneill }
524 1.9 jmcneill
525 1.9 jmcneill static void
526 1.1 jakllsch tegra_xusb_init(struct tegra_xusb_softc * const psc)
527 1.1 jakllsch {
528 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
529 1.1 jakllsch const bus_space_tag_t bst = sc->sc_iot;
530 1.1 jakllsch const bus_space_handle_t ipfsh = psc->sc_bsh_ipfs;
531 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
532 1.1 jakllsch
533 1.6 jmcneill DPRINTF(sc->sc_dev, "%s()\n", __func__);
534 1.1 jakllsch
535 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x0 = 0x%x\n", __func__,
536 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x0));
537 1.1 jakllsch
538 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x40 = 0x%x\n", __func__,
539 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x40));
540 1.1 jakllsch
541 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__,
542 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80));
543 1.1 jakllsch /* FPCI_BAR0_START and FPCI_BAR0_ACCESS_TYPE */
544 1.1 jakllsch bus_space_write_4(bst, ipfsh, 0x80, 0x00100000);
545 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x80 = 0x%x\n", __func__,
546 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x80));
547 1.1 jakllsch
548 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__,
549 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180));
550 1.1 jakllsch /* EN_FPCI */
551 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x180, 1, 0);
552 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x180 = 0x%x\n", __func__,
553 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x180));
554 1.1 jakllsch
555 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n",
556 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG));
557 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, PCI_COMMAND_STATUS_REG,
558 1.1 jakllsch PCI_COMMAND_MASTER_ENABLE|PCI_COMMAND_MEM_ENABLE, 0x0);
559 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_COMMAND_STATUS_REG = 0x%x\n",
560 1.1 jakllsch __func__, bus_space_read_4(bst, fpcih, PCI_COMMAND_STATUS_REG));
561 1.1 jakllsch
562 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__,
563 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0));
564 1.1 jakllsch /* match FPCI BAR0 to above */
565 1.1 jakllsch bus_space_write_4(bst, fpcih, PCI_BAR0, 0x10000000);
566 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci PCI_BAR0 = 0x%x\n", __func__,
567 1.1 jakllsch bus_space_read_4(bst, fpcih, PCI_BAR0));
568 1.1 jakllsch
569 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__,
570 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188));
571 1.1 jakllsch tegra_reg_set_clear(bst, ipfsh, 0x188, __BIT(16), 0);
572 1.6 jmcneill DPRINTF(sc->sc_dev, "%s ipfs 0x188 = 0x%x\n", __func__,
573 1.1 jakllsch bus_space_read_4(bst, ipfsh, 0x188));
574 1.1 jakllsch
575 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__,
576 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc));
577 1.1 jakllsch bus_space_write_4(bst, fpcih, 0x1bc, 0x80);
578 1.6 jmcneill DPRINTF(sc->sc_dev, "%s fpci 0x1bc = 0x%x\n", __func__,
579 1.1 jakllsch bus_space_read_4(bst, fpcih, 0x1bc));
580 1.1 jakllsch }
581 1.1 jakllsch
582 1.1 jakllsch static int
583 1.1 jakllsch fw_dma_alloc(struct tegra_xusb_softc * const psc, size_t size, size_t align,
584 1.1 jakllsch struct fw_dma * const p)
585 1.1 jakllsch {
586 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
587 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag;
588 1.1 jakllsch int err;
589 1.1 jakllsch
590 1.1 jakllsch p->size = size;
591 1.1 jakllsch err = bus_dmamem_alloc(dmat, p->size, align, 0, p->segs,
592 1.1 jakllsch sizeof(p->segs) / sizeof(p->segs[0]), &p->nsegs, BUS_DMA_NOWAIT);
593 1.1 jakllsch if (err)
594 1.1 jakllsch return err;
595 1.1 jakllsch err = bus_dmamem_map(dmat, p->segs, p->nsegs, p->size, &p->addr,
596 1.1 jakllsch BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
597 1.1 jakllsch if (err)
598 1.1 jakllsch goto free;
599 1.1 jakllsch err = bus_dmamap_create(dmat, p->size, 1, p->size, 0, BUS_DMA_NOWAIT,
600 1.1 jakllsch &p->map);
601 1.1 jakllsch if (err)
602 1.1 jakllsch goto unmap;
603 1.1 jakllsch err = bus_dmamap_load(dmat, p->map, p->addr, p->size, NULL,
604 1.1 jakllsch BUS_DMA_NOWAIT);
605 1.1 jakllsch if (err)
606 1.1 jakllsch goto destroy;
607 1.1 jakllsch
608 1.1 jakllsch return 0;
609 1.1 jakllsch
610 1.1 jakllsch destroy:
611 1.1 jakllsch bus_dmamap_destroy(dmat, p->map);
612 1.1 jakllsch unmap:
613 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size);
614 1.1 jakllsch free:
615 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs);
616 1.1 jakllsch
617 1.1 jakllsch return err;
618 1.1 jakllsch }
619 1.1 jakllsch
620 1.1 jakllsch #if !defined(TEGRA124_XUSB_BIN_STATIC)
621 1.1 jakllsch static void
622 1.1 jakllsch fw_dma_free(struct tegra_xusb_softc * const psc, struct fw_dma * const p)
623 1.1 jakllsch {
624 1.1 jakllsch const struct xhci_softc * const sc = &psc->sc_xhci;
625 1.1 jakllsch const bus_dma_tag_t dmat = sc->sc_bus.ub_dmatag;
626 1.1 jakllsch
627 1.1 jakllsch bus_dmamap_unload(dmat, p->map);
628 1.1 jakllsch bus_dmamap_destroy(dmat, p->map);
629 1.1 jakllsch bus_dmamem_unmap(dmat, p->addr, p->size);
630 1.1 jakllsch bus_dmamem_free(dmat, p->segs, p->nsegs);
631 1.1 jakllsch }
632 1.1 jakllsch #endif
633 1.1 jakllsch
634 1.1 jakllsch #define FWHEADER_BOOT_CODETAG 8
635 1.1 jakllsch #define FWHEADER_BOOT_CODESIZE 12
636 1.1 jakllsch #define FWHEADER_FWIMG_LEN 100
637 1.1 jakllsch #define FWHEADER__LEN 256
638 1.1 jakllsch
639 1.4 jmcneill static int
640 1.7 jmcneill tegra_xusb_open_fw(struct tegra_xusb_softc * const psc)
641 1.1 jakllsch {
642 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
643 1.1 jakllsch firmware_handle_t fw;
644 1.7 jmcneill size_t firmware_size = 0;
645 1.7 jmcneill void *firmware_image;
646 1.7 jmcneill const char *fw_path = NULL;
647 1.7 jmcneill void *fw_static = NULL;
648 1.1 jakllsch int error;
649 1.1 jakllsch
650 1.7 jmcneill switch (psc->sc_type) {
651 1.7 jmcneill case XUSB_T124:
652 1.1 jakllsch #if defined(TEGRA124_XUSB_BIN_STATIC)
653 1.7 jmcneill firmware_size = (uintptr_t)&_binary_tegra124_xusb_bin_size;
654 1.7 jmcneill fw_static = _binary_tegra124_xusb_bin_start;
655 1.1 jakllsch #else
656 1.7 jmcneill fw_path = "nvidia/tegra124";
657 1.7 jmcneill #endif
658 1.7 jmcneill break;
659 1.7 jmcneill case XUSB_T210:
660 1.7 jmcneill #if defined(TEGRA210_XUSB_BIN_STATIC)
661 1.7 jmcneill firmware_size = (uintptr_t)&_binary_tegra210_xusb_bin_size;
662 1.7 jmcneill fw_static = _binary_tegra210_xusb_bin_start;
663 1.7 jmcneill #else
664 1.7 jmcneill fw_path = "nvidia/tegra210";
665 1.7 jmcneill #endif
666 1.7 jmcneill break;
667 1.7 jmcneill default:
668 1.7 jmcneill return EINVAL;
669 1.1 jakllsch }
670 1.1 jakllsch
671 1.7 jmcneill if (fw_path != NULL) {
672 1.7 jmcneill error = firmware_open(fw_path, "xusb.bin", &fw);
673 1.7 jmcneill if (error != 0) {
674 1.7 jmcneill aprint_error_dev(sc->sc_dev,
675 1.7 jmcneill "couldn't load firmware from %s/xusb.bin: %d\n",
676 1.7 jmcneill fw_path, error);
677 1.7 jmcneill return error;
678 1.7 jmcneill }
679 1.7 jmcneill firmware_size = firmware_get_size(fw);
680 1.1 jakllsch }
681 1.1 jakllsch
682 1.7 jmcneill error = fw_dma_alloc(psc, firmware_size, PAGE_SIZE,
683 1.7 jmcneill &psc->sc_fw_dma);
684 1.7 jmcneill if (error != 0)
685 1.7 jmcneill return error;
686 1.1 jakllsch firmware_image = psc->sc_fw_dma.addr;
687 1.1 jakllsch
688 1.7 jmcneill if (fw_path != NULL) {
689 1.7 jmcneill error = firmware_read(fw, 0, firmware_image, firmware_size);
690 1.7 jmcneill if (error != 0) {
691 1.7 jmcneill fw_dma_free(psc, &psc->sc_fw_dma);
692 1.7 jmcneill firmware_close(fw);
693 1.7 jmcneill return error;
694 1.7 jmcneill }
695 1.1 jakllsch firmware_close(fw);
696 1.7 jmcneill } else {
697 1.7 jmcneill memcpy(firmware_image, fw_static, firmware_size);
698 1.1 jakllsch }
699 1.7 jmcneill
700 1.7 jmcneill return tegra_xusb_load_fw(psc, firmware_image, firmware_size);
701 1.7 jmcneill }
702 1.7 jmcneill
703 1.7 jmcneill static int
704 1.7 jmcneill tegra_xusb_load_fw(struct tegra_xusb_softc * const psc, void *firmware_image,
705 1.7 jmcneill size_t firmware_size)
706 1.7 jmcneill {
707 1.7 jmcneill struct xhci_softc * const sc = &psc->sc_xhci;
708 1.7 jmcneill const uint8_t *header;
709 1.1 jakllsch
710 1.1 jakllsch header = firmware_image;
711 1.1 jakllsch
712 1.1 jakllsch const uint32_t fwimg_len = le32dec(&header[FWHEADER_FWIMG_LEN]);
713 1.1 jakllsch const uint32_t boot_codetag = le32dec(&header[FWHEADER_BOOT_CODETAG]);
714 1.1 jakllsch const uint32_t boot_codesize = le32dec(&header[FWHEADER_BOOT_CODESIZE]);
715 1.1 jakllsch
716 1.1 jakllsch if (fwimg_len != firmware_size)
717 1.6 jmcneill aprint_error_dev(sc->sc_dev, "fwimg_len mismatch %u != %zu\n",
718 1.1 jakllsch fwimg_len, firmware_size);
719 1.1 jakllsch
720 1.1 jakllsch bus_dmamap_sync(sc->sc_bus.ub_dmatag, psc->sc_fw_dma.map, 0,
721 1.1 jakllsch firmware_size, BUS_DMASYNC_PREWRITE);
722 1.1 jakllsch
723 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
724 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
725 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n",
726 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG));
727 1.1 jakllsch
728 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n",
729 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG));
730 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG,
731 1.1 jakllsch fwimg_len);
732 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_ATTR 0x%x\n",
733 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG));
734 1.1 jakllsch
735 1.1 jakllsch const uint64_t fwbase = psc->sc_fw_dma.map->dm_segs[0].ds_addr +
736 1.1 jakllsch FWHEADER__LEN;
737 1.1 jakllsch
738 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG, fwbase >> 32);
739 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG, fwbase);
740 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_LO 0x%x\n",
741 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG));
742 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_ILOAD_BASE_HI 0x%x\n",
743 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG));
744 1.1 jakllsch
745 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n",
746 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG));
747 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG,
748 1.1 jakllsch XUSB_CSB_MEMPOOL_APMAP_BOOTPATH);
749 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_APMAP 0x%x\n",
750 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_APMAP_REG));
751 1.1 jakllsch
752 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
753 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
754 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG,
755 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_INVALIDATE_ALL,
756 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION));
757 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
758 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
759 1.1 jakllsch
760 1.1 jakllsch const u_int code_tag_blocks =
761 1.1 jakllsch howmany(boot_codetag, IMEM_BLOCK_SIZE);
762 1.1 jakllsch const u_int code_size_blocks =
763 1.1 jakllsch howmany(boot_codesize, IMEM_BLOCK_SIZE);
764 1.1 jakllsch const u_int code_blocks = code_tag_blocks + code_size_blocks;
765 1.1 jakllsch
766 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n",
767 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG));
768 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG,
769 1.1 jakllsch __SHIFTIN(code_tag_blocks,
770 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_OFFSET) |
771 1.1 jakllsch __SHIFTIN(code_size_blocks,
772 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_COUNT));
773 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_SIZE 0x%x\n",
774 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG));
775 1.1 jakllsch
776 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
777 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
778 1.1 jakllsch csb_write_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG,
779 1.1 jakllsch __SHIFTIN(ACTION_L2IMEM_LOAD_LOCKED_RESULT,
780 1.1 jakllsch XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION));
781 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CSB_MP_L2IMEMOP_TRIG 0x%x\n",
782 1.1 jakllsch csb_read_4(psc, XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG));
783 1.1 jakllsch
784 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n",
785 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG));
786 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG, code_size_blocks);
787 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLCTL 0x%x\n",
788 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLCTL_REG));
789 1.1 jakllsch
790 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n",
791 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG));
792 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG,
793 1.1 jakllsch __SHIFTIN(code_tag_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_LO) |
794 1.1 jakllsch __SHIFTIN(code_blocks, XUSB_CSB_FALCON_IMFILLRNG1_TAG_HI));
795 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_IMFILLRNG1 0x%x\n",
796 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_IMFILLRNG1_REG));
797 1.1 jakllsch
798 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n",
799 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG));
800 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_DMACTL_REG, 0);
801 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_DMACTL 0x%x\n",
802 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_DMACTL_REG));
803 1.1 jakllsch
804 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n",
805 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG));
806 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG,
807 1.1 jakllsch boot_codetag);
808 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_BOOTVEC 0x%x\n",
809 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_BOOTVEC_REG));
810 1.1 jakllsch
811 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
812 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
813 1.1 jakllsch csb_write_4(psc, XUSB_CSB_FALCON_CPUCTL_REG,
814 1.1 jakllsch XUSB_CSB_FALCON_CPUCTL_STARTCPU);
815 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_FALC_CPUCTL 0x%x\n",
816 1.1 jakllsch csb_read_4(psc, XUSB_CSB_FALCON_CPUCTL_REG));
817 1.4 jmcneill
818 1.4 jmcneill return 0;
819 1.1 jakllsch }
820 1.1 jakllsch
821 1.1 jakllsch static uint32_t
822 1.1 jakllsch csb_read_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset)
823 1.1 jakllsch {
824 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE);
825 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET);
826 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
827 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
828 1.1 jakllsch
829 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range);
830 1.1 jakllsch return bus_space_read_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset);
831 1.1 jakllsch }
832 1.1 jakllsch
833 1.1 jakllsch static void
834 1.1 jakllsch csb_write_4(struct tegra_xusb_softc * const psc, bus_size_t csb_offset,
835 1.1 jakllsch uint32_t value)
836 1.1 jakllsch {
837 1.1 jakllsch const uint32_t range = __SHIFTOUT(csb_offset, XUSB_CSB_RANGE);
838 1.1 jakllsch const bus_size_t offset = __SHIFTOUT(csb_offset, XUSB_CSB_OFFSET);
839 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
840 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
841 1.1 jakllsch
842 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_C11_CSBRANGE_REG, range);
843 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_CSB_BASE_ADDR + offset, value);
844 1.1 jakllsch }
845 1.1 jakllsch
846 1.1 jakllsch static int
847 1.1 jakllsch xusb_mailbox_send(struct tegra_xusb_softc * const psc, uint32_t msg)
848 1.1 jakllsch {
849 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
850 1.1 jakllsch const bus_space_tag_t bst = psc->sc_xhci.sc_iot;
851 1.1 jakllsch const bus_space_handle_t fpcih = psc->sc_bsh_fpci;
852 1.1 jakllsch uint32_t val;
853 1.1 jakllsch bool wait = false;
854 1.1 jakllsch
855 1.1 jakllsch const uint8_t type = __SHIFTOUT(msg, MAILBOX_DATA_TYPE);
856 1.1 jakllsch
857 1.1 jakllsch if (!(type == 128 || type == 129)) {
858 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
859 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
860 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n",
861 1.1 jakllsch val);
862 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) {
863 1.1 jakllsch return EBUSY;
864 1.1 jakllsch }
865 1.1 jakllsch
866 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_OWNER_REG,
867 1.1 jakllsch MAILBOX_OWNER_SW);
868 1.1 jakllsch
869 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
870 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
871 1.6 jmcneill DPRINTF(sc->sc_dev, "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n",
872 1.1 jakllsch val);
873 1.1 jakllsch if (val != MAILBOX_OWNER_SW) {
874 1.1 jakllsch return EBUSY;
875 1.1 jakllsch }
876 1.1 jakllsch
877 1.1 jakllsch wait = true;
878 1.1 jakllsch }
879 1.1 jakllsch
880 1.1 jakllsch bus_space_write_4(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_DATA_IN_REG, msg);
881 1.1 jakllsch
882 1.1 jakllsch tegra_reg_set_clear(bst, fpcih, T_XUSB_CFG_ARU_MAILBOX_CMD_REG,
883 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_INT_EN |
884 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_FALCON, 0);
885 1.1 jakllsch
886 1.1 jakllsch if (wait) {
887 1.1 jakllsch
888 1.1 jakllsch for (u_int i = 0; i < 2500; i++) {
889 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
890 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
891 1.6 jmcneill DPRINTF(sc->sc_dev,
892 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
893 1.1 jakllsch if (val == MAILBOX_OWNER_NONE) {
894 1.1 jakllsch break;
895 1.1 jakllsch }
896 1.1 jakllsch DELAY(10);
897 1.1 jakllsch }
898 1.1 jakllsch
899 1.1 jakllsch val = bus_space_read_4(bst, fpcih,
900 1.1 jakllsch T_XUSB_CFG_ARU_MAILBOX_OWNER_REG);
901 1.6 jmcneill DPRINTF(sc->sc_dev,
902 1.1 jakllsch "XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
903 1.1 jakllsch if (val != MAILBOX_OWNER_NONE) {
904 1.6 jmcneill aprint_error_dev(sc->sc_dev,
905 1.1 jakllsch "timeout, XUSB_CFG_ARU_MBOX_OWNER 0x%x\n", val);
906 1.1 jakllsch }
907 1.1 jakllsch }
908 1.1 jakllsch
909 1.1 jakllsch return 0;
910 1.1 jakllsch }
911