Home | History | Annotate | Line # | Download | only in nxp
imx6_iomux.c revision 1.1
      1  1.1  skrll /*	$NetBSD: imx6_iomux.c,v 1.1 2020/12/23 14:42:38 skrll Exp $	*/
      2  1.1  skrll 
      3  1.1  skrll /*-
      4  1.1  skrll  * Copyright (c) 2019 Genetec Corporation.  All rights reserved.
      5  1.1  skrll  * Written by Hashimoto Kenichi for Genetec Corporation.
      6  1.1  skrll  *
      7  1.1  skrll  * Redistribution and use in source and binary forms, with or without
      8  1.1  skrll  * modification, are permitted provided that the following conditions
      9  1.1  skrll  * are met:
     10  1.1  skrll  * 1. Redistributions of source code must retain the above copyright
     11  1.1  skrll  *    notice, this list of conditions and the following disclaimer.
     12  1.1  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  skrll  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  skrll  *    documentation and/or other materials provided with the distribution.
     15  1.1  skrll  *
     16  1.1  skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  skrll  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  skrll  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  skrll  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  skrll  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  skrll  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  skrll  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  skrll  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  skrll  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  skrll  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  skrll  * SUCH DAMAGE.
     27  1.1  skrll  */
     28  1.1  skrll 
     29  1.1  skrll #include <sys/cdefs.h>
     30  1.1  skrll __KERNEL_RCSID(0, "$NetBSD: imx6_iomux.c,v 1.1 2020/12/23 14:42:38 skrll Exp $");
     31  1.1  skrll 
     32  1.1  skrll #include "opt_fdt.h"
     33  1.1  skrll 
     34  1.1  skrll #include <sys/param.h>
     35  1.1  skrll #include <sys/bus.h>
     36  1.1  skrll #include <sys/device.h>
     37  1.1  skrll 
     38  1.1  skrll #include <arm/nxp/imx6_iomuxreg.h>
     39  1.1  skrll 
     40  1.1  skrll #include <dev/fdt/fdtvar.h>
     41  1.1  skrll 
     42  1.1  skrll struct imxiomux_softc {
     43  1.1  skrll 	device_t sc_dev;
     44  1.1  skrll 
     45  1.1  skrll 	bus_space_tag_t sc_iot;
     46  1.1  skrll 	bus_space_handle_t sc_ioh;
     47  1.1  skrll 
     48  1.1  skrll 	int sc_phandle;
     49  1.1  skrll };
     50  1.1  skrll 
     51  1.1  skrll #define CONFIG_NO_PAD_CTL	__BIT(31)
     52  1.1  skrll #define CONFIG_SION		__BIT(30)
     53  1.1  skrll 
     54  1.1  skrll static int
     55  1.1  skrll imx6_pinctrl_set_config(device_t dev, const void *data, size_t len)
     56  1.1  skrll {
     57  1.1  skrll 	struct imxiomux_softc * const sc = device_private(dev);
     58  1.1  skrll 	int pins_len;
     59  1.1  skrll 	uint32_t reg;
     60  1.1  skrll 
     61  1.1  skrll 	if (len != 4)
     62  1.1  skrll 		return -1;
     63  1.1  skrll 
     64  1.1  skrll 	const int phandle = fdtbus_get_phandle_from_native(be32dec(data));
     65  1.1  skrll 	const u_int *pins = fdtbus_get_prop(phandle, "fsl,pins", &pins_len);
     66  1.1  skrll 
     67  1.1  skrll 	aprint_debug_dev(sc->sc_dev, "name %s\n", fdtbus_get_string(phandle, "name"));
     68  1.1  skrll 	while (pins_len >= 24) {
     69  1.1  skrll 		u_int mux_reg   = be32toh(pins[0]);
     70  1.1  skrll 		u_int conf_reg  = be32toh(pins[1]);
     71  1.1  skrll 		u_int input_reg = be32toh(pins[2]);
     72  1.1  skrll 		u_int mux_mode  = be32toh(pins[3]);
     73  1.1  skrll 		u_int input_val = be32toh(pins[4]);
     74  1.1  skrll 		u_int config    = be32toh(pins[5]);
     75  1.1  skrll 
     76  1.1  skrll 		if (config & CONFIG_SION)
     77  1.1  skrll 			mux_mode |= IOMUX_CONFIG_SION;
     78  1.1  skrll 		config &= ~CONFIG_SION;
     79  1.1  skrll 
     80  1.1  skrll 		reg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, mux_reg);
     81  1.1  skrll 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, mux_reg, mux_mode);
     82  1.1  skrll 		aprint_debug_dev(sc->sc_dev,
     83  1.1  skrll 		    "mux    offset 0x%08x, val 0x%08x -> 0x%08x\n",
     84  1.1  skrll 		    mux_reg, reg, mux_mode);
     85  1.1  skrll 
     86  1.1  skrll 		if (!(config & CONFIG_NO_PAD_CTL)) {
     87  1.1  skrll 			reg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, conf_reg);
     88  1.1  skrll 			bus_space_write_4(sc->sc_iot, sc->sc_ioh, conf_reg, config);
     89  1.1  skrll 			aprint_debug_dev(sc->sc_dev,
     90  1.1  skrll 			    "config offset 0x%08x, val 0x%08x -> 0x%08x\n",
     91  1.1  skrll 			    conf_reg, reg, config);
     92  1.1  skrll 		}
     93  1.1  skrll 
     94  1.1  skrll 		if (__SHIFTOUT(input_val, __BITS(31, 24)) == 0xff) {
     95  1.1  skrll 			uint8_t sel   = __SHIFTOUT(input_val, __BITS(7, 0));
     96  1.1  skrll 			uint8_t width = __SHIFTOUT(input_val, __BITS(15, 8));
     97  1.1  skrll 			uint8_t shift = __SHIFTOUT(input_val, __BITS(23, 16));
     98  1.1  skrll 			uint32_t mask = __BITS(shift + (width - 1), shift);
     99  1.1  skrll 
    100  1.1  skrll 			reg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, input_reg);
    101  1.1  skrll 			reg &= ~mask;
    102  1.1  skrll 			reg |= __SHIFTIN(sel, mask);
    103  1.1  skrll 			bus_space_write_4(sc->sc_iot, sc->sc_ioh, input_reg, reg);
    104  1.1  skrll 			aprint_debug_dev(sc->sc_dev,
    105  1.1  skrll 			    "+input offset 0x%08x, val 0x%08x\n",
    106  1.1  skrll 			    input_reg, reg);
    107  1.1  skrll 		} else if (input_reg != 0) {
    108  1.1  skrll 			reg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, input_reg);
    109  1.1  skrll 			bus_space_write_4(sc->sc_iot, sc->sc_ioh, input_reg, input_val);
    110  1.1  skrll 			aprint_debug_dev(sc->sc_dev,
    111  1.1  skrll 			    "input  offset 0x%08x, val 0x%08x -> 0x%08x\n",
    112  1.1  skrll 			    input_reg, reg, input_val);
    113  1.1  skrll 		}
    114  1.1  skrll 
    115  1.1  skrll 		pins_len -= 24;
    116  1.1  skrll 		pins += 6;
    117  1.1  skrll 	}
    118  1.1  skrll 
    119  1.1  skrll 	return 0;
    120  1.1  skrll }
    121  1.1  skrll 
    122  1.1  skrll static struct fdtbus_pinctrl_controller_func imx6_pinctrl_funcs = {
    123  1.1  skrll 	.set_config = imx6_pinctrl_set_config,
    124  1.1  skrll };
    125  1.1  skrll 
    126  1.1  skrll static int imxiomux_match(device_t, struct cfdata *, void *);
    127  1.1  skrll static void imxiomux_attach(device_t, device_t, void *);
    128  1.1  skrll 
    129  1.1  skrll CFATTACH_DECL_NEW(imxiomux, sizeof(struct imxiomux_softc),
    130  1.1  skrll     imxiomux_match, imxiomux_attach, NULL, NULL);
    131  1.1  skrll 
    132  1.1  skrll static int
    133  1.1  skrll imxiomux_match(device_t parent, cfdata_t cf, void *aux)
    134  1.1  skrll {
    135  1.1  skrll 	const char * const compatible[] = {
    136  1.1  skrll 		"fsl,imx6q-iomuxc",
    137  1.1  skrll 		"fsl,imx7d-iomuxc",
    138  1.1  skrll 		"fsl,imx8mq-iomuxc",
    139  1.1  skrll 		NULL
    140  1.1  skrll 	};
    141  1.1  skrll 	struct fdt_attach_args * const faa = aux;
    142  1.1  skrll 
    143  1.1  skrll 	return of_match_compatible(faa->faa_phandle, compatible);
    144  1.1  skrll }
    145  1.1  skrll 
    146  1.1  skrll static void
    147  1.1  skrll imxiomux_attach(device_t parent, device_t self, void *aux)
    148  1.1  skrll {
    149  1.1  skrll 	struct imxiomux_softc * const sc = device_private(self);
    150  1.1  skrll 	struct fdt_attach_args * const faa = aux;
    151  1.1  skrll 	const int phandle = faa->faa_phandle;
    152  1.1  skrll 	bus_addr_t addr;
    153  1.1  skrll 	bus_size_t size;
    154  1.1  skrll 	int error;
    155  1.1  skrll 
    156  1.1  skrll 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    157  1.1  skrll 		aprint_error(": couldn't get iomux registers\n");
    158  1.1  skrll 		return;
    159  1.1  skrll 	}
    160  1.1  skrll 
    161  1.1  skrll 	sc->sc_dev = self;
    162  1.1  skrll 	sc->sc_iot = faa->faa_bst;
    163  1.1  skrll 
    164  1.1  skrll 	error = bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh);
    165  1.1  skrll 	if (error) {
    166  1.1  skrll 		aprint_error(": couldn't map iomux registers: %d\n", error);
    167  1.1  skrll 		return;
    168  1.1  skrll 	}
    169  1.1  skrll 
    170  1.1  skrll 	aprint_naive("\n");
    171  1.1  skrll 	aprint_normal(": IOMUX Controller\n");
    172  1.1  skrll 
    173  1.1  skrll 	for (int child = OF_child(phandle); child; child = OF_peer(child)) {
    174  1.1  skrll 		if (of_hasprop(child, "fsl,pins")) {
    175  1.1  skrll 			fdtbus_register_pinctrl_config(self, child, &imx6_pinctrl_funcs);
    176  1.1  skrll 		} else {
    177  1.1  skrll 			for (int sub = OF_child(child); sub; sub = OF_peer(sub)) {
    178  1.1  skrll 				if (!of_hasprop(sub, "fsl,pins"))
    179  1.1  skrll 					continue;
    180  1.1  skrll 				fdtbus_register_pinctrl_config(self, sub, &imx6_pinctrl_funcs);
    181  1.1  skrll 			}
    182  1.1  skrll 		}
    183  1.1  skrll 	}
    184  1.1  skrll }
    185  1.1  skrll 
    186