imx6_pcie.c revision 1.6 1 1.6 thorpej /* $NetBSD: imx6_pcie.c,v 1.6 2021/01/27 03:10:20 thorpej Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2019 Genetec Corporation. All rights reserved.
5 1.1 skrll * Written by Hashimoto Kenichi for Genetec Corporation.
6 1.1 skrll *
7 1.1 skrll * Redistribution and use in source and binary forms, with or without
8 1.1 skrll * modification, are permitted provided that the following conditions
9 1.1 skrll * are met:
10 1.1 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1 skrll * notice, this list of conditions and the following disclaimer.
12 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 skrll * notice, this list of conditions and the following disclaimer in the
14 1.1 skrll * documentation and/or other materials provided with the distribution.
15 1.1 skrll *
16 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 skrll * SUCH DAMAGE.
27 1.1 skrll */
28 1.1 skrll
29 1.1 skrll #include <sys/cdefs.h>
30 1.6 thorpej __KERNEL_RCSID(0, "$NetBSD: imx6_pcie.c,v 1.6 2021/01/27 03:10:20 thorpej Exp $");
31 1.1 skrll
32 1.1 skrll #include "opt_pci.h"
33 1.1 skrll #include "opt_fdt.h"
34 1.1 skrll
35 1.1 skrll #include "pci.h"
36 1.1 skrll #include "locators.h"
37 1.1 skrll
38 1.1 skrll #define _INTR_PRIVATE
39 1.1 skrll
40 1.1 skrll #include <sys/bus.h>
41 1.1 skrll #include <sys/device.h>
42 1.1 skrll #include <sys/intr.h>
43 1.1 skrll #include <sys/systm.h>
44 1.1 skrll #include <sys/param.h>
45 1.1 skrll #include <sys/kernel.h>
46 1.1 skrll #include <sys/queue.h>
47 1.1 skrll #include <sys/mutex.h>
48 1.1 skrll #include <sys/kmem.h>
49 1.1 skrll #include <sys/gpio.h>
50 1.1 skrll
51 1.1 skrll #include <machine/frame.h>
52 1.1 skrll #include <arm/cpufunc.h>
53 1.1 skrll
54 1.1 skrll #include <dev/fdt/fdtvar.h>
55 1.1 skrll
56 1.1 skrll #include <dev/pci/pcireg.h>
57 1.1 skrll #include <dev/pci/pcivar.h>
58 1.1 skrll #include <dev/pci/pciconf.h>
59 1.1 skrll
60 1.1 skrll #include <arm/imx/imxpcievar.h>
61 1.1 skrll #include <arm/imx/imxgpioreg.h>
62 1.1 skrll #include <arm/imx/imxgpiovar.h>
63 1.1 skrll #include <arm/nxp/imx6_iomuxreg.h>
64 1.1 skrll #include <arm/nxp/imx6_ccmreg.h>
65 1.1 skrll #include <arm/nxp/imx6_ccmvar.h>
66 1.1 skrll
67 1.1 skrll struct imxpcie_fdt_softc {
68 1.1 skrll struct imxpcie_softc sc_imxpcie;
69 1.1 skrll
70 1.1 skrll struct fdtbus_gpio_pin *sc_pin_reset;
71 1.1 skrll struct fdtbus_regulator *sc_reg_vpcie;
72 1.1 skrll };
73 1.1 skrll
74 1.1 skrll static int imx6_pcie_match(device_t, cfdata_t, void *);
75 1.1 skrll static void imx6_pcie_attach(device_t, device_t, void *);
76 1.1 skrll
77 1.1 skrll static void imx6_pcie_configure(void *);
78 1.1 skrll static uint32_t imx6_pcie_gpr_read(void *, uint32_t);
79 1.1 skrll static void imx6_pcie_gpr_write(void *, uint32_t, uint32_t);
80 1.1 skrll static void imx6_pcie_reset(void *);
81 1.1 skrll
82 1.1 skrll #define IMX6_PCIE_MEM_BASE 0x01000000
83 1.1 skrll #define IMX6_PCIE_MEM_SIZE 0x00f00000 /* 15MB */
84 1.1 skrll #define IMX6_PCIE_ROOT_BASE 0x01f00000
85 1.1 skrll #define IMX6_PCIE_ROOT_SIZE 0x00080000 /* 512KB */
86 1.1 skrll #define IMX6_PCIE_IO_BASE 0x01f80000
87 1.1 skrll #define IMX6_PCIE_IO_SIZE 0x00010000 /* 64KB */
88 1.1 skrll
89 1.1 skrll CFATTACH_DECL_NEW(imxpcie_fdt, sizeof(struct imxpcie_fdt_softc),
90 1.1 skrll imx6_pcie_match, imx6_pcie_attach, NULL, NULL);
91 1.1 skrll
92 1.3 thorpej static const struct device_compatible_entry compat_data[] = {
93 1.3 thorpej { .compat = "fsl,imx6q-pcie", .value = false },
94 1.3 thorpej { .compat = "fsl,imx6qp-pcie", .value = true },
95 1.5 thorpej DEVICE_COMPAT_EOL
96 1.1 skrll };
97 1.1 skrll
98 1.1 skrll static int
99 1.1 skrll imx6_pcie_match(device_t parent, cfdata_t cf, void *aux)
100 1.1 skrll {
101 1.1 skrll struct fdt_attach_args * const faa = aux;
102 1.1 skrll
103 1.6 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
104 1.1 skrll }
105 1.1 skrll
106 1.1 skrll static void
107 1.1 skrll imx6_pcie_attach(device_t parent, device_t self, void *aux)
108 1.1 skrll {
109 1.1 skrll struct imxpcie_fdt_softc * const ifsc = device_private(self);
110 1.1 skrll struct imxpcie_softc * const sc = &ifsc->sc_imxpcie;
111 1.1 skrll struct fdt_attach_args * const faa = aux;
112 1.1 skrll const int phandle = faa->faa_phandle;
113 1.1 skrll bus_space_tag_t bst = faa->faa_bst;
114 1.1 skrll char intrstr[128];
115 1.1 skrll bus_addr_t addr;
116 1.1 skrll bus_size_t size;
117 1.1 skrll
118 1.1 skrll aprint_naive("\n");
119 1.1 skrll aprint_normal(": PCI Express Controller\n");
120 1.1 skrll
121 1.1 skrll sc->sc_dev = self;
122 1.1 skrll sc->sc_iot = bst;
123 1.1 skrll sc->sc_dmat = faa->faa_dmat;
124 1.1 skrll sc->sc_cookie = ifsc;
125 1.1 skrll sc->sc_pci_netbsd_configure = imx6_pcie_configure;
126 1.1 skrll sc->sc_gpr_read = imx6_pcie_gpr_read;
127 1.1 skrll sc->sc_gpr_write = imx6_pcie_gpr_write;
128 1.1 skrll sc->sc_reset = imx6_pcie_reset;
129 1.3 thorpej sc->sc_have_sw_reset =
130 1.6 thorpej (bool)of_compatible_lookup(phandle, compat_data)->value;
131 1.1 skrll
132 1.1 skrll if (fdtbus_get_reg_byname(phandle, "dbi", &addr, &size) != 0) {
133 1.1 skrll aprint_error(": couldn't get registers\n");
134 1.1 skrll return;
135 1.1 skrll }
136 1.1 skrll if (bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh)) {
137 1.1 skrll aprint_error_dev(self, "Cannot map registers\n");
138 1.1 skrll return;
139 1.1 skrll }
140 1.1 skrll if (fdtbus_get_reg_byname(phandle, "config", &addr, &size) != 0) {
141 1.1 skrll aprint_error(": couldn't get registers\n");
142 1.1 skrll return;
143 1.1 skrll }
144 1.1 skrll sc->sc_root_addr = addr;
145 1.1 skrll sc->sc_root_size = size;
146 1.1 skrll
147 1.1 skrll const int gpr_phandle = OF_finddevice("/soc/aips-bus/iomuxc-gpr");
148 1.1 skrll fdtbus_get_reg(gpr_phandle, 0, &addr, &size);
149 1.1 skrll if (bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_gpr_ioh)) {
150 1.1 skrll aprint_error_dev(self, "Cannot map registers\n");
151 1.1 skrll return;
152 1.1 skrll }
153 1.1 skrll
154 1.1 skrll ifsc->sc_pin_reset = fdtbus_gpio_acquire(phandle, "reset-gpio",
155 1.1 skrll GPIO_PIN_OUTPUT);
156 1.1 skrll if (!ifsc->sc_pin_reset) {
157 1.1 skrll aprint_error(": couldn't acquire reset gpio\n");
158 1.1 skrll return;
159 1.1 skrll }
160 1.1 skrll
161 1.1 skrll sc->sc_clk_pcie = fdtbus_clock_get(phandle, "pcie");
162 1.1 skrll if (sc->sc_clk_pcie == NULL) {
163 1.1 skrll aprint_error(": couldn't get clock pcie_axi\n");
164 1.1 skrll return;
165 1.1 skrll }
166 1.1 skrll sc->sc_clk_pcie_bus = fdtbus_clock_get(phandle, "pcie_bus");
167 1.1 skrll if (sc->sc_clk_pcie_bus == NULL) {
168 1.1 skrll aprint_error(": couldn't get clock lvds1_gate\n");
169 1.1 skrll return;
170 1.1 skrll }
171 1.1 skrll sc->sc_clk_pcie_phy = fdtbus_clock_get(phandle, "pcie_phy");
172 1.1 skrll if (sc->sc_clk_pcie_phy == NULL) {
173 1.1 skrll aprint_error(": couldn't get clock pcie_ref\n");
174 1.1 skrll return;
175 1.1 skrll }
176 1.1 skrll
177 1.1 skrll if (of_hasprop(phandle, "vpcie-supply")) {
178 1.1 skrll ifsc->sc_reg_vpcie = fdtbus_regulator_acquire(phandle, "vpcie-supply");
179 1.1 skrll if (ifsc->sc_reg_vpcie == NULL) {
180 1.1 skrll aprint_error(": couldn't acquire regulator\n");
181 1.1 skrll return;
182 1.1 skrll }
183 1.1 skrll aprint_normal_dev(self, "regulator On\n");
184 1.1 skrll fdtbus_regulator_enable(ifsc->sc_reg_vpcie);
185 1.1 skrll }
186 1.1 skrll
187 1.1 skrll if (of_hasprop(phandle, "ext_osc")) {
188 1.1 skrll aprint_normal_dev(self, "Use external OSC\n");
189 1.1 skrll sc->sc_ext_osc = true;
190 1.1 skrll
191 1.1 skrll sc->sc_clk_pcie_ext = fdtbus_clock_get(phandle, "pcie_ext");
192 1.1 skrll if (sc->sc_clk_pcie_ext == NULL) {
193 1.1 skrll aprint_error(": couldn't get clock pcie_ext\n");
194 1.1 skrll return;
195 1.1 skrll }
196 1.1 skrll sc->sc_clk_pcie_ext_src = fdtbus_clock_get(phandle, "pcie_ext_src");
197 1.1 skrll if (sc->sc_clk_pcie_ext_src == NULL) {
198 1.1 skrll aprint_error(": couldn't get clock pcie_ext_src\n");
199 1.1 skrll return;
200 1.1 skrll }
201 1.1 skrll } else {
202 1.1 skrll sc->sc_ext_osc = false;
203 1.1 skrll sc->sc_clk_pcie_ext = NULL;
204 1.1 skrll sc->sc_clk_pcie_ext_src = NULL;
205 1.1 skrll }
206 1.1 skrll
207 1.1 skrll if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
208 1.1 skrll aprint_error_dev(self, "failed to decode interrupt\n");
209 1.1 skrll return;
210 1.1 skrll }
211 1.1 skrll
212 1.2 jmcneill sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_VM,
213 1.2 jmcneill FDT_INTR_MPSAFE, imxpcie_intr, sc, device_xname(self));
214 1.1 skrll if (sc->sc_ih == NULL) {
215 1.1 skrll aprint_error_dev(self, "failed to establish interrupt on %s\n",
216 1.1 skrll intrstr);
217 1.1 skrll return;
218 1.1 skrll }
219 1.1 skrll aprint_normal_dev(self, "interrupting on %s\n", intrstr);
220 1.1 skrll
221 1.1 skrll imxpcie_attach_common(sc);
222 1.1 skrll }
223 1.1 skrll
224 1.1 skrll static void
225 1.1 skrll imx6_pcie_configure(void *cookie)
226 1.1 skrll {
227 1.1 skrll struct imxpcie_fdt_softc * const ifsc = cookie;
228 1.1 skrll struct imxpcie_softc * const sc = &ifsc->sc_imxpcie;
229 1.1 skrll
230 1.1 skrll #ifdef PCI_NETBSD_CONFIGURE
231 1.1 skrll struct pciconf_resources *pcires = pciconf_resource_init();
232 1.1 skrll
233 1.1 skrll pciconf_resource_add(pcires, PCICONF_RESOURCE_IO,
234 1.1 skrll IMX6_PCIE_IO_BASE, IMX6_PCIE_IO_SIZE);
235 1.1 skrll pciconf_resource_add(pcires, PCICONF_RESOURCE_MEM,
236 1.1 skrll IMX6_PCIE_MEM_BASE, IMX6_PCIE_MEM_SIZE);
237 1.1 skrll
238 1.1 skrll int error = pci_configure_bus(&sc->sc_pc, pcires, 0, arm_dcache_align);
239 1.1 skrll
240 1.1 skrll pciconf_resource_fini(pcires);
241 1.1 skrll
242 1.1 skrll if (error) {
243 1.1 skrll aprint_error_dev(sc->sc_dev, "configuration failed (%d)\n",
244 1.1 skrll error);
245 1.1 skrll }
246 1.1 skrll #endif
247 1.1 skrll }
248 1.1 skrll
249 1.1 skrll static uint32_t
250 1.1 skrll imx6_pcie_gpr_read(void *cookie, uint32_t reg)
251 1.1 skrll {
252 1.1 skrll struct imxpcie_fdt_softc * const ifsc = cookie;
253 1.1 skrll struct imxpcie_softc * const sc = &ifsc->sc_imxpcie;
254 1.1 skrll return bus_space_read_4(sc->sc_iot, sc->sc_gpr_ioh, reg);
255 1.1 skrll }
256 1.1 skrll
257 1.1 skrll static void
258 1.1 skrll imx6_pcie_gpr_write(void *cookie, uint32_t reg, uint32_t val)
259 1.1 skrll {
260 1.1 skrll struct imxpcie_fdt_softc * const ifsc = cookie;
261 1.1 skrll struct imxpcie_softc * const sc = &ifsc->sc_imxpcie;
262 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_gpr_ioh, reg, val);
263 1.1 skrll }
264 1.1 skrll
265 1.1 skrll static void
266 1.1 skrll imx6_pcie_reset(void *cookie)
267 1.1 skrll {
268 1.1 skrll struct imxpcie_fdt_softc * const ifsc = cookie;
269 1.1 skrll
270 1.1 skrll fdtbus_gpio_write(ifsc->sc_pin_reset, 1);
271 1.1 skrll delay(20 * 1000);
272 1.1 skrll fdtbus_gpio_write(ifsc->sc_pin_reset, 0);
273 1.1 skrll }
274