imx6_platform.c revision 1.3 1 1.3 rin /* $NetBSD: imx6_platform.c,v 1.3 2021/01/29 13:10:07 rin Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2019 Genetec Corporation. All rights reserved.
5 1.1 skrll * Written by Hashimoto Kenichi for Genetec Corporation.
6 1.1 skrll *
7 1.1 skrll * Redistribution and use in source and binary forms, with or without
8 1.1 skrll * modification, are permitted provided that the following conditions
9 1.1 skrll * are met:
10 1.1 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1 skrll * notice, this list of conditions and the following disclaimer.
12 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 skrll * notice, this list of conditions and the following disclaimer in the
14 1.1 skrll * documentation and/or other materials provided with the distribution.
15 1.1 skrll *
16 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 skrll * SUCH DAMAGE.
27 1.1 skrll */
28 1.1 skrll
29 1.1 skrll #include <sys/cdefs.h>
30 1.3 rin __KERNEL_RCSID(0, "$NetBSD: imx6_platform.c,v 1.3 2021/01/29 13:10:07 rin Exp $");
31 1.1 skrll
32 1.1 skrll #include "arml2cc.h"
33 1.1 skrll #include "opt_console.h"
34 1.1 skrll #include "opt_fdt.h"
35 1.1 skrll #include "opt_multiprocessor.h"
36 1.1 skrll #include "opt_soc.h"
37 1.1 skrll
38 1.1 skrll #include <sys/param.h>
39 1.1 skrll #include <sys/bus.h>
40 1.1 skrll #include <sys/cpu.h>
41 1.1 skrll #include <sys/device.h>
42 1.1 skrll #include <sys/termios.h>
43 1.1 skrll
44 1.1 skrll #include <dev/fdt/fdtvar.h>
45 1.1 skrll #include <arm/fdt/arm_fdtvar.h>
46 1.1 skrll
47 1.1 skrll #include <uvm/uvm_extern.h>
48 1.1 skrll
49 1.1 skrll #include <arm/arm32/machdep.h>
50 1.1 skrll
51 1.1 skrll #include <machine/bootconfig.h>
52 1.1 skrll #include <arm/cpufunc.h>
53 1.1 skrll
54 1.1 skrll #include <arm/cortex/a9tmr_var.h>
55 1.1 skrll #include <arm/cortex/scu_reg.h>
56 1.1 skrll #include <arm/cortex/gic_reg.h>
57 1.1 skrll #include <arm/cortex/pl310_var.h>
58 1.1 skrll
59 1.1 skrll #include <arm/nxp/imx6_reg.h>
60 1.1 skrll #include <arm/nxp/imx6_srcreg.h>
61 1.1 skrll #include <arm/imx/imxuartreg.h>
62 1.1 skrll #include <arm/imx/imxwdogreg.h>
63 1.1 skrll
64 1.1 skrll #include <arm/nxp/imx6_platform.h>
65 1.1 skrll
66 1.1 skrll #include <libfdt.h>
67 1.1 skrll
68 1.1 skrll #define IMX_REF_FREQ 80000000
69 1.1 skrll
70 1.1 skrll #ifdef VERBOSE_INIT_ARM
71 1.1 skrll #define VPRINTF(...) printf(__VA_ARGS__)
72 1.1 skrll #else
73 1.1 skrll #define VPRINTF(...) __nothing
74 1.1 skrll #endif
75 1.1 skrll
76 1.1 skrll extern struct bus_space armv7_generic_bs_tag;
77 1.1 skrll extern struct arm32_bus_dma_tag arm_generic_dma_tag;
78 1.1 skrll
79 1.1 skrll static const struct pmap_devmap *
80 1.1 skrll imx_platform_devmap(void)
81 1.1 skrll {
82 1.1 skrll static const struct pmap_devmap devmap[] = {
83 1.1 skrll DEVMAP_ENTRY(KERNEL_IO_IOREG_VBASE, IMX6_IOREG_PBASE, IMX6_IOREG_SIZE),
84 1.1 skrll DEVMAP_ENTRY(KERNEL_IO_ARMCORE_VBASE, IMX6_ARMCORE_PBASE, IMX6_ARMCORE_SIZE),
85 1.1 skrll DEVMAP_ENTRY_END
86 1.1 skrll };
87 1.1 skrll
88 1.1 skrll return devmap;
89 1.1 skrll }
90 1.1 skrll
91 1.1 skrll static void
92 1.1 skrll imx_platform_init_attach_args(struct fdt_attach_args *faa)
93 1.1 skrll {
94 1.1 skrll faa->faa_bst = &armv7_generic_bs_tag;
95 1.1 skrll faa->faa_dmat = &arm_generic_dma_tag;
96 1.1 skrll }
97 1.1 skrll
98 1.1 skrll void imx_platform_early_putchar(char);
99 1.1 skrll
100 1.1 skrll void __noasan
101 1.1 skrll imx_platform_early_putchar(char c)
102 1.1 skrll {
103 1.1 skrll #ifdef CONSADDR
104 1.1 skrll #define CONSADDR_VA ((CONSADDR - IMX6_IOREG_PBASE) + KERNEL_IO_IOREG_VBASE)
105 1.1 skrll
106 1.1 skrll volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
107 1.1 skrll (volatile uint32_t *)CONSADDR_VA :
108 1.1 skrll (volatile uint32_t *)CONSADDR;
109 1.1 skrll
110 1.1 skrll while ((le32toh(uartaddr[(IMX_USR2/4)]) & IMX_USR2_TXDC) == 0)
111 1.1 skrll ;
112 1.1 skrll
113 1.1 skrll uartaddr[(IMX_UTXD/4)] = htole32(c);
114 1.1 skrll #endif
115 1.1 skrll }
116 1.1 skrll
117 1.1 skrll static void
118 1.1 skrll imx_platform_device_register(device_t self, void *aux)
119 1.1 skrll {
120 1.1 skrll prop_dictionary_t prop = device_properties(self);
121 1.1 skrll
122 1.1 skrll if (device_is_a(self, "atphy")) {
123 1.2 thorpej static const struct device_compatible_entry compat_data[] = {
124 1.2 thorpej { .compat = "fsl,imx6dl-sabresd" },
125 1.2 thorpej { .compat = "fsl,imx6q-sabresd" },
126 1.2 thorpej { .compat = "fsl,imx6qp-sabresd" },
127 1.2 thorpej { .compat = "solidrun,hummingboard2/q" },
128 1.2 thorpej { .compat = "solidrun,hummingboard2/dl" },
129 1.2 thorpej DEVICE_COMPAT_EOL
130 1.1 skrll };
131 1.2 thorpej if (of_compatible_match(OF_finddevice("/"), compat_data))
132 1.1 skrll prop_dictionary_set_uint32(prop, "clk_25m", 125000000);
133 1.1 skrll }
134 1.1 skrll }
135 1.1 skrll
136 1.1 skrll static u_int
137 1.1 skrll imx_platform_uart_freq(void)
138 1.1 skrll {
139 1.1 skrll return IMX_REF_FREQ;
140 1.1 skrll }
141 1.1 skrll
142 1.1 skrll static void
143 1.1 skrll imx_platform_bootstrap(void)
144 1.1 skrll {
145 1.1 skrll #if NARML2CC > 0
146 1.1 skrll bus_space_tag_t bst = &armv7_generic_bs_tag;
147 1.1 skrll bus_space_handle_t bsh;
148 1.1 skrll if (bus_space_map(bst, IMX6_ARMCORE_PBASE, IMX6_ARMCORE_SIZE, 0, &bsh))
149 1.1 skrll panic("couldn't map armcore registers");
150 1.1 skrll arml2cc_init(bst, bsh, ARMCORE_L2C_BASE);
151 1.1 skrll bus_space_unmap(bst, bsh, IMX6_ARMCORE_SIZE);
152 1.1 skrll #endif
153 1.1 skrll
154 1.1 skrll arm_fdt_cpu_bootstrap();
155 1.1 skrll }
156 1.1 skrll
157 1.1 skrll static int
158 1.1 skrll imx_platform_mpstart(void)
159 1.1 skrll {
160 1.1 skrll #if defined(MULTIPROCESSOR)
161 1.1 skrll bus_space_tag_t bst = &armv7_generic_bs_tag;
162 1.1 skrll bus_space_handle_t bsh;
163 1.1 skrll
164 1.1 skrll if (bus_space_map(bst, IMX6_ARMCORE_PBASE, IMX6_ARMCORE_SIZE, 0, &bsh) != 0)
165 1.1 skrll panic("couldn't map armcore registers");
166 1.1 skrll
167 1.1 skrll /* Enable Snoop Control Unit */
168 1.1 skrll bus_space_write_4(bst, bsh, SCU_INV_ALL_REG, 0xff);
169 1.1 skrll bus_space_write_4(bst, bsh, SCU_CTL,
170 1.1 skrll bus_space_read_4(bst, bsh, SCU_CTL) | SCU_CTL_SCU_ENA);
171 1.1 skrll
172 1.1 skrll bus_space_unmap(bst, bsh, AIPS1_SRC_SIZE);
173 1.1 skrll
174 1.1 skrll if (bus_space_map(bst, IMX6_AIPS1_BASE + AIPS1_SRC_BASE, AIPS1_SRC_SIZE, 0, &bsh) != 0)
175 1.1 skrll panic("couldn't map SRC");
176 1.1 skrll
177 1.1 skrll uint32_t srcctl = bus_space_read_4(bst, bsh, SRC_SCR);
178 1.1 skrll const paddr_t mpstart = KERN_VTOPHYS((vaddr_t)cpu_mpstart);
179 1.1 skrll
180 1.1 skrll srcctl &= ~(SRC_SCR_CORE1_ENABLE | SRC_SCR_CORE2_ENABLE |
181 1.1 skrll SRC_SCR_CORE3_ENABLE);
182 1.1 skrll bus_space_write_4(bst, bsh, SRC_SCR, srcctl);
183 1.1 skrll
184 1.1 skrll for (int i = 1; i < arm_cpu_max; i++) {
185 1.1 skrll bus_space_write_4(bst, bsh, SRC_GPRN_ENTRY(i), mpstart);
186 1.1 skrll srcctl |= SRC_SCR_COREN_RST(i);
187 1.1 skrll srcctl |= SRC_SCR_COREN_ENABLE(i);
188 1.1 skrll }
189 1.1 skrll bus_space_write_4(bst, bsh, SRC_SCR, srcctl);
190 1.1 skrll
191 1.1 skrll bus_space_unmap(bst, bsh, AIPS1_SRC_SIZE);
192 1.1 skrll
193 1.1 skrll return arm_fdt_cpu_mpstart();
194 1.3 rin #else
195 1.3 rin return 0;
196 1.1 skrll #endif
197 1.1 skrll }
198 1.1 skrll
199 1.1 skrll static void
200 1.1 skrll imx6_platform_reset(void)
201 1.1 skrll {
202 1.1 skrll bus_space_tag_t bst = &armv7_generic_bs_tag;
203 1.1 skrll bus_space_handle_t bsh;
204 1.1 skrll
205 1.1 skrll if (bus_space_map(bst, IMX6_AIPS1_BASE + AIPS1_WDOG1_BASE, AIPS1_WDOG_SIZE, 0, &bsh))
206 1.1 skrll panic("couldn't map wdog1 registers");
207 1.1 skrll
208 1.1 skrll delay(1000); /* wait for flushing FIFO of serial console */
209 1.1 skrll
210 1.1 skrll cpsid(I32_bit|F32_bit);
211 1.1 skrll
212 1.1 skrll /* software reset signal on wdog */
213 1.1 skrll bus_space_write_2(bst, bsh, IMX_WDOG_WCR, WCR_WDE);
214 1.1 skrll
215 1.1 skrll /*
216 1.1 skrll * write twice due to errata.
217 1.1 skrll * Reference: ERR004346: IMX6DQCE Chip Errata for the i.MX 6Dual/6Quad
218 1.1 skrll */
219 1.1 skrll bus_space_write_2(bst, bsh, IMX_WDOG_WCR, WCR_WDE);
220 1.1 skrll
221 1.1 skrll for (;;)
222 1.1 skrll __asm("wfi");
223 1.1 skrll }
224 1.1 skrll
225 1.1 skrll const struct arm_platform imx6_platform = {
226 1.1 skrll .ap_devmap = imx_platform_devmap,
227 1.1 skrll .ap_bootstrap = imx_platform_bootstrap,
228 1.1 skrll .ap_init_attach_args = imx_platform_init_attach_args,
229 1.1 skrll .ap_device_register = imx_platform_device_register,
230 1.1 skrll .ap_reset = imx6_platform_reset,
231 1.1 skrll .ap_delay = a9ptmr_delay,
232 1.1 skrll .ap_uart_freq = imx_platform_uart_freq,
233 1.1 skrll .ap_mpstart = imx_platform_mpstart,
234 1.1 skrll };
235 1.1 skrll
236 1.1 skrll ARM_PLATFORM(imx6dl, "fsl,imx6dl", &imx6_platform);
237 1.1 skrll ARM_PLATFORM(imx6q, "fsl,imx6q", &imx6_platform);
238 1.1 skrll ARM_PLATFORM(imx6qp, "fsl,imx6qp", &imx6_platform);
239