Home | History | Annotate | Line # | Download | only in nxp
imxpcie.c revision 1.1
      1  1.1  skrll /*	$NetBSD: imxpcie.c,v 1.1 2020/12/23 14:42:38 skrll Exp $	*/
      2  1.1  skrll 
      3  1.1  skrll /*
      4  1.1  skrll  * Copyright (c) 2019  Genetec Corporation.  All rights reserved.
      5  1.1  skrll  * Written by Hashimoto Kenichi for Genetec Corporation.
      6  1.1  skrll  *
      7  1.1  skrll  * Redistribution and use in source and binary forms, with or without
      8  1.1  skrll  * modification, are permitted provided that the following conditions
      9  1.1  skrll  * are met:
     10  1.1  skrll  * 1. Redistributions of source code must retain the above copyright
     11  1.1  skrll  *    notice, this list of conditions and the following disclaimer.
     12  1.1  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  skrll  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  skrll  *    documentation and/or other materials provided with the distribution.
     15  1.1  skrll  *
     16  1.1  skrll  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     17  1.1  skrll  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18  1.1  skrll  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19  1.1  skrll  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     20  1.1  skrll  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21  1.1  skrll  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22  1.1  skrll  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23  1.1  skrll  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24  1.1  skrll  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25  1.1  skrll  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26  1.1  skrll  * POSSIBILITY OF SUCH DAMAGE.
     27  1.1  skrll  */
     28  1.1  skrll 
     29  1.1  skrll /*
     30  1.1  skrll  * i.MX6 On-Chip PCI Express Controller
     31  1.1  skrll  */
     32  1.1  skrll 
     33  1.1  skrll #include <sys/cdefs.h>
     34  1.1  skrll __KERNEL_RCSID(0, "$NetBSD: imxpcie.c,v 1.1 2020/12/23 14:42:38 skrll Exp $");
     35  1.1  skrll 
     36  1.1  skrll #include "opt_pci.h"
     37  1.1  skrll #include "opt_fdt.h"
     38  1.1  skrll 
     39  1.1  skrll #include "pci.h"
     40  1.1  skrll #include "locators.h"
     41  1.1  skrll 
     42  1.1  skrll #define	_INTR_PRIVATE
     43  1.1  skrll 
     44  1.1  skrll #include <sys/bus.h>
     45  1.1  skrll #include <sys/device.h>
     46  1.1  skrll #include <sys/intr.h>
     47  1.1  skrll #include <sys/systm.h>
     48  1.1  skrll #include <sys/param.h>
     49  1.1  skrll #include <sys/kernel.h>
     50  1.1  skrll #include <sys/extent.h>
     51  1.1  skrll #include <sys/queue.h>
     52  1.1  skrll #include <sys/mutex.h>
     53  1.1  skrll #include <sys/kmem.h>
     54  1.1  skrll 
     55  1.1  skrll #include <machine/frame.h>
     56  1.1  skrll #include <arm/cpufunc.h>
     57  1.1  skrll 
     58  1.1  skrll #include <dev/pci/pcireg.h>
     59  1.1  skrll #include <dev/pci/pcivar.h>
     60  1.1  skrll #include <dev/pci/pciconf.h>
     61  1.1  skrll #include <dev/clk/clk_backend.h>
     62  1.1  skrll 
     63  1.1  skrll #include <arm/imx/imxpciereg.h>
     64  1.1  skrll #include <arm/imx/imxpcievar.h>
     65  1.1  skrll #include <arm/nxp/imx6_iomuxreg.h>
     66  1.1  skrll 
     67  1.1  skrll #define PCIE_CONF_LOCK(s)	(s) = disable_interrupts(I32_bit)
     68  1.1  skrll #define PCIE_CONF_UNLOCK(s)	restore_interrupts((s))
     69  1.1  skrll 
     70  1.1  skrll #define PCIE_READ(sc, reg)					\
     71  1.1  skrll 	bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, reg)
     72  1.1  skrll #define PCIE_WRITE(sc, reg, val)				\
     73  1.1  skrll 	bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, reg, val)
     74  1.1  skrll 
     75  1.1  skrll static void imxpcie_init(pci_chipset_tag_t, void *);
     76  1.1  skrll static void imxpcie_setup(struct imxpcie_softc * const);
     77  1.1  skrll 
     78  1.1  skrll static void imxpcie_attach_hook(device_t, device_t, struct pcibus_attach_args *);
     79  1.1  skrll static int imxpcie_bus_maxdevs(void *, int);
     80  1.1  skrll static pcitag_t imxpcie_make_tag(void *, int, int, int);
     81  1.1  skrll static void imxpcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
     82  1.1  skrll static pcireg_t imxpcie_conf_read(void *, pcitag_t, int);
     83  1.1  skrll static void imxpcie_conf_write(void *, pcitag_t, int, pcireg_t);
     84  1.1  skrll #ifdef __HAVE_PCI_CONF_HOOK
     85  1.1  skrll static int imxpcie_conf_hook(void *, int, int, int, pcireg_t);
     86  1.1  skrll #endif
     87  1.1  skrll static void imxpcie_conf_interrupt(void *, int, int, int, int, int *);
     88  1.1  skrll 
     89  1.1  skrll static int imxpcie_intr_map(const struct pci_attach_args *, pci_intr_handle_t *);
     90  1.1  skrll static const char *imxpcie_intr_string(void *, pci_intr_handle_t, char *, size_t);
     91  1.1  skrll const struct evcnt *imxpcie_intr_evcnt(void *, pci_intr_handle_t);
     92  1.1  skrll static void * imxpcie_intr_establish(void *, pci_intr_handle_t, int,
     93  1.1  skrll     int (*)(void *), void *, const char *);
     94  1.1  skrll static void imxpcie_intr_disestablish(void *, void *);
     95  1.1  skrll 
     96  1.1  skrll static int
     97  1.1  skrll imxpcie_linkup_status(struct imxpcie_softc *sc)
     98  1.1  skrll {
     99  1.1  skrll 	return PCIE_READ(sc, PCIE_PL_DEBUG1) & PCIE_PL_DEBUG1_XMLH_LINK_UP;
    100  1.1  skrll }
    101  1.1  skrll 
    102  1.1  skrll static int
    103  1.1  skrll imxpcie_valid_device(struct imxpcie_softc *sc, int bus, int dev)
    104  1.1  skrll {
    105  1.1  skrll 	if (bus != 0 && !imxpcie_linkup_status(sc))
    106  1.1  skrll 		return 0;
    107  1.1  skrll 	if (bus <= 1 && dev > 0)
    108  1.1  skrll 		return 0;
    109  1.1  skrll 
    110  1.1  skrll 	return 1;
    111  1.1  skrll }
    112  1.1  skrll 
    113  1.1  skrll static int
    114  1.1  skrll imxpcie_init_phy(struct imxpcie_softc *sc)
    115  1.1  skrll {
    116  1.1  skrll 	uint32_t v;
    117  1.1  skrll 
    118  1.1  skrll 	/* initialize IOMUX */
    119  1.1  skrll 	v = sc->sc_gpr_read(sc, IOMUX_GPR12);
    120  1.1  skrll 	v &= ~IOMUX_GPR12_APP_LTSSM_ENABLE;
    121  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR12, v);
    122  1.1  skrll 
    123  1.1  skrll 	v &= ~IOMUX_GPR12_LOS_LEVEL;
    124  1.1  skrll 	v |= __SHIFTIN(9, IOMUX_GPR12_LOS_LEVEL);
    125  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR12, v);
    126  1.1  skrll 
    127  1.1  skrll 	v = 0;
    128  1.1  skrll 	v |= __SHIFTIN(0x7f, IOMUX_GPR8_PCS_TX_SWING_LOW);
    129  1.1  skrll 	v |= __SHIFTIN(0x7f, IOMUX_GPR8_PCS_TX_SWING_FULL);
    130  1.1  skrll 	v |= __SHIFTIN(20, IOMUX_GPR8_PCS_TX_DEEMPH_GEN2_6DB);
    131  1.1  skrll 	v |= __SHIFTIN(20, IOMUX_GPR8_PCS_TX_DEEMPH_GEN2_3P5DB);
    132  1.1  skrll 	v |= __SHIFTIN(20, IOMUX_GPR8_PCS_TX_DEEMPH_GEN1);
    133  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR8, v);
    134  1.1  skrll 
    135  1.1  skrll 	v = sc->sc_gpr_read(sc, IOMUX_GPR12);
    136  1.1  skrll 	v &= ~IOMUX_GPR12_DEVICE_TYPE;
    137  1.1  skrll 	v |= IOMUX_GPR12_DEVICE_TYPE_PCIE_RC;
    138  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR12, v);
    139  1.1  skrll 
    140  1.1  skrll 	return 0;
    141  1.1  skrll }
    142  1.1  skrll 
    143  1.1  skrll static int
    144  1.1  skrll imxpcie_phy_wait_ack(struct imxpcie_softc *sc, int ack)
    145  1.1  skrll {
    146  1.1  skrll 	uint32_t v;
    147  1.1  skrll 	int timeout;
    148  1.1  skrll 
    149  1.1  skrll 	for (timeout = 10; timeout > 0; --timeout) {
    150  1.1  skrll 		v = PCIE_READ(sc, PCIE_PL_PHY_STATUS);
    151  1.1  skrll 		if (!!(v & PCIE_PL_PHY_STATUS_ACK) == !!ack)
    152  1.1  skrll 			return 0;
    153  1.1  skrll 		delay(1);
    154  1.1  skrll 	}
    155  1.1  skrll 
    156  1.1  skrll 	return -1;
    157  1.1  skrll }
    158  1.1  skrll 
    159  1.1  skrll static int
    160  1.1  skrll imxpcie_phy_addr(struct imxpcie_softc *sc, uint32_t addr)
    161  1.1  skrll {
    162  1.1  skrll 	uint32_t v;
    163  1.1  skrll 
    164  1.1  skrll 	v = __SHIFTIN(addr, PCIE_PL_PHY_CTRL_DATA);
    165  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, v);
    166  1.1  skrll 
    167  1.1  skrll 	v |= PCIE_PL_PHY_CTRL_CAP_ADR;
    168  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, v);
    169  1.1  skrll 
    170  1.1  skrll 	if (imxpcie_phy_wait_ack(sc, 1))
    171  1.1  skrll 		return -1;
    172  1.1  skrll 
    173  1.1  skrll 	v = __SHIFTIN(addr, PCIE_PL_PHY_CTRL_DATA);
    174  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, v);
    175  1.1  skrll 
    176  1.1  skrll 	if (imxpcie_phy_wait_ack(sc, 0))
    177  1.1  skrll 		return -1;
    178  1.1  skrll 
    179  1.1  skrll 	return 0;
    180  1.1  skrll }
    181  1.1  skrll 
    182  1.1  skrll static int
    183  1.1  skrll imxpcie_phy_write(struct imxpcie_softc *sc, uint32_t addr, uint16_t data)
    184  1.1  skrll {
    185  1.1  skrll 	/* write address */
    186  1.1  skrll 	if (imxpcie_phy_addr(sc, addr) != 0)
    187  1.1  skrll 		return -1;
    188  1.1  skrll 
    189  1.1  skrll 	/* store data */
    190  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, __SHIFTIN(data, PCIE_PL_PHY_CTRL_DATA));
    191  1.1  skrll 
    192  1.1  skrll 	/* assert CAP_DAT and wait ack */
    193  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, __SHIFTIN(data, PCIE_PL_PHY_CTRL_DATA) | PCIE_PL_PHY_CTRL_CAP_DAT);
    194  1.1  skrll 	if (imxpcie_phy_wait_ack(sc, 1))
    195  1.1  skrll 		return -1;
    196  1.1  skrll 
    197  1.1  skrll 	/* deassert CAP_DAT and wait ack */
    198  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, __SHIFTIN(data, PCIE_PL_PHY_CTRL_DATA));
    199  1.1  skrll 	if (imxpcie_phy_wait_ack(sc, 0))
    200  1.1  skrll 		return -1;
    201  1.1  skrll 
    202  1.1  skrll 	/* assert WR and wait ack */
    203  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, PCIE_PL_PHY_CTRL_WR);
    204  1.1  skrll 	if (imxpcie_phy_wait_ack(sc, 1))
    205  1.1  skrll 		return -1;
    206  1.1  skrll 
    207  1.1  skrll 	/* deassert WR and wait ack */
    208  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, __SHIFTIN(data, PCIE_PL_PHY_CTRL_DATA));
    209  1.1  skrll 	if (imxpcie_phy_wait_ack(sc, 0))
    210  1.1  skrll 		return -1;
    211  1.1  skrll 
    212  1.1  skrll 	/* done */
    213  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, 0);
    214  1.1  skrll 
    215  1.1  skrll 	return 0;
    216  1.1  skrll }
    217  1.1  skrll 
    218  1.1  skrll static int
    219  1.1  skrll imxpcie_phy_read(struct imxpcie_softc *sc, uint32_t addr)
    220  1.1  skrll {
    221  1.1  skrll 	uint32_t v;
    222  1.1  skrll 
    223  1.1  skrll 	/* write address */
    224  1.1  skrll 	if (imxpcie_phy_addr(sc, addr) != 0)
    225  1.1  skrll 		return -1;
    226  1.1  skrll 
    227  1.1  skrll 	/* assert RD */
    228  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, PCIE_PL_PHY_CTRL_RD);
    229  1.1  skrll 	if (imxpcie_phy_wait_ack(sc, 1))
    230  1.1  skrll 		return -1;
    231  1.1  skrll 
    232  1.1  skrll 	/* read data */
    233  1.1  skrll 	v = __SHIFTOUT(PCIE_READ(sc, PCIE_PL_PHY_STATUS),
    234  1.1  skrll 	    PCIE_PL_PHY_STATUS_DATA);
    235  1.1  skrll 
    236  1.1  skrll 	/* deassert RD */
    237  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PHY_CTRL, 0);
    238  1.1  skrll 	if (imxpcie_phy_wait_ack(sc, 0))
    239  1.1  skrll 		return -1;
    240  1.1  skrll 
    241  1.1  skrll 	return v;
    242  1.1  skrll }
    243  1.1  skrll 
    244  1.1  skrll static int
    245  1.1  skrll imxpcie_assert_core_reset(struct imxpcie_softc *sc)
    246  1.1  skrll {
    247  1.1  skrll 	uint32_t gpr1 = sc->sc_gpr_read(sc, IOMUX_GPR1);
    248  1.1  skrll 
    249  1.1  skrll 	if (sc->sc_have_sw_reset) {
    250  1.1  skrll 		gpr1 |= IOMUX_GPR1_PCIE_SW_RST;
    251  1.1  skrll 		sc->sc_gpr_write(sc, IOMUX_GPR1, gpr1);
    252  1.1  skrll 	} else {
    253  1.1  skrll 		uint32_t gpr12 = sc->sc_gpr_read(sc, IOMUX_GPR12);
    254  1.1  skrll 
    255  1.1  skrll 		/* already enabled by bootloader */
    256  1.1  skrll 		if ((gpr1 & IOMUX_GPR1_REF_SSP_EN) &&
    257  1.1  skrll 		    (gpr12 & IOMUX_GPR12_APP_LTSSM_ENABLE)) {
    258  1.1  skrll 			uint32_t v = PCIE_READ(sc, PCIE_PL_PFLR);
    259  1.1  skrll 			v &= ~PCIE_PL_PFLR_LINK_STATE;
    260  1.1  skrll 			v |= PCIE_PL_PFLR_FORCE_LINK;
    261  1.1  skrll 			PCIE_WRITE(sc, PCIE_PL_PFLR, v);
    262  1.1  skrll 
    263  1.1  skrll 			gpr12 &= ~IOMUX_GPR12_APP_LTSSM_ENABLE;
    264  1.1  skrll 			sc->sc_gpr_write(sc, IOMUX_GPR12, gpr12);
    265  1.1  skrll 		}
    266  1.1  skrll 	}
    267  1.1  skrll 
    268  1.1  skrll 	gpr1 |= IOMUX_GPR1_TEST_POWERDOWN;
    269  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR1, gpr1);
    270  1.1  skrll 	gpr1 &= ~IOMUX_GPR1_REF_SSP_EN;
    271  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR1, gpr1);
    272  1.1  skrll 
    273  1.1  skrll 	return 0;
    274  1.1  skrll }
    275  1.1  skrll 
    276  1.1  skrll static int
    277  1.1  skrll imxpcie_deassert_core_reset(struct imxpcie_softc *sc)
    278  1.1  skrll {
    279  1.1  skrll 	int error;
    280  1.1  skrll 
    281  1.1  skrll 	error = clk_enable(sc->sc_clk_pcie);
    282  1.1  skrll 	if (error) {
    283  1.1  skrll 		aprint_error_dev(sc->sc_dev, "couldn't enable pcie: %d\n", error);
    284  1.1  skrll 		return error;
    285  1.1  skrll 	}
    286  1.1  skrll 
    287  1.1  skrll 	if (sc->sc_ext_osc) {
    288  1.1  skrll 		error = clk_enable(sc->sc_clk_pcie_ext);
    289  1.1  skrll 		if (error) {
    290  1.1  skrll 			aprint_error_dev(sc->sc_dev, "couldn't enable ext: %d\n", error);
    291  1.1  skrll 			return error;
    292  1.1  skrll 		}
    293  1.1  skrll 	} else {
    294  1.1  skrll 		error = clk_enable(sc->sc_clk_pcie_bus);
    295  1.1  skrll 		if (error) {
    296  1.1  skrll 			aprint_error_dev(sc->sc_dev, "couldn't enable pcie_bus: %d\n",
    297  1.1  skrll 			    error);
    298  1.1  skrll 			return error;
    299  1.1  skrll 		}
    300  1.1  skrll 	}
    301  1.1  skrll 
    302  1.1  skrll 	error = clk_enable(sc->sc_clk_pcie_phy);
    303  1.1  skrll 	if (error) {
    304  1.1  skrll 		aprint_error_dev(sc->sc_dev, "couldn't enable pcie_ref: %d\n", error);
    305  1.1  skrll 		return error;
    306  1.1  skrll 	}
    307  1.1  skrll 
    308  1.1  skrll 	uint32_t gpr1 = sc->sc_gpr_read(sc, IOMUX_GPR1);
    309  1.1  skrll 
    310  1.1  skrll 	delay(50 * 1000);
    311  1.1  skrll 
    312  1.1  skrll 	gpr1 &= ~IOMUX_GPR1_TEST_POWERDOWN;
    313  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR1, gpr1);
    314  1.1  skrll 	delay(10);
    315  1.1  skrll 	gpr1 |= IOMUX_GPR1_REF_SSP_EN;
    316  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR1, gpr1);
    317  1.1  skrll 
    318  1.1  skrll 	delay(50 * 1000);
    319  1.1  skrll 
    320  1.1  skrll 	/* Reset */
    321  1.1  skrll 	if (sc->sc_reset != NULL)
    322  1.1  skrll 		sc->sc_reset(sc);
    323  1.1  skrll 
    324  1.1  skrll 	if (sc->sc_have_sw_reset) {
    325  1.1  skrll 		gpr1 &= ~IOMUX_GPR1_PCIE_SW_RST;
    326  1.1  skrll 		sc->sc_gpr_write(sc, IOMUX_GPR1, gpr1);
    327  1.1  skrll 		delay(200);
    328  1.1  skrll 	}
    329  1.1  skrll 
    330  1.1  skrll 	uint64_t rate;
    331  1.1  skrll 	if (sc->sc_ext_osc)
    332  1.1  skrll 		rate = clk_get_rate(sc->sc_clk_pcie_ext);
    333  1.1  skrll 	else
    334  1.1  skrll 		rate = clk_get_rate(sc->sc_clk_pcie_phy);
    335  1.1  skrll 	aprint_normal_dev(sc->sc_dev, "PCIe ref clk %d MHz\n", (int)(rate / 1000 / 1000));
    336  1.1  skrll 
    337  1.1  skrll 	int mult;
    338  1.1  skrll 	int div;
    339  1.1  skrll 	if (rate == 100000000) {
    340  1.1  skrll 		mult = 25;
    341  1.1  skrll 		div = 0;
    342  1.1  skrll 	} else if (rate == 125000000) {
    343  1.1  skrll 		mult = 40;
    344  1.1  skrll 		div = 1;
    345  1.1  skrll 	} else if (rate == 200000000) {
    346  1.1  skrll 		mult = 25;
    347  1.1  skrll 		div = 1;
    348  1.1  skrll 	} else {
    349  1.1  skrll 		return -1;
    350  1.1  skrll 	}
    351  1.1  skrll 
    352  1.1  skrll 	uint32_t val;
    353  1.1  skrll 	val = imxpcie_phy_read(sc, PCIE_PHY_MPLL_OVRD_IN_LO);
    354  1.1  skrll 	val &= ~MPLL_MULTIPLIER;
    355  1.1  skrll 	val |= __SHIFTIN(mult, MPLL_MULTIPLIER);
    356  1.1  skrll 	val |= MPLL_MULTIPLIER_OVRD;
    357  1.1  skrll 	imxpcie_phy_write(sc, PCIE_PHY_MPLL_OVRD_IN_LO, val);
    358  1.1  skrll 
    359  1.1  skrll 	val = imxpcie_phy_read(sc, PCIE_PHY_ATEOVRD);
    360  1.1  skrll 	val &= ~REF_CLKDIV2;
    361  1.1  skrll 	val |= __SHIFTIN(div, REF_CLKDIV2);
    362  1.1  skrll 	val |= ATEOVRD_EN;
    363  1.1  skrll 	imxpcie_phy_write(sc, PCIE_PHY_ATEOVRD, val);
    364  1.1  skrll 
    365  1.1  skrll 	return 0;
    366  1.1  skrll }
    367  1.1  skrll 
    368  1.1  skrll static int
    369  1.1  skrll imxpcie_wait_for_link(struct imxpcie_softc *sc)
    370  1.1  skrll {
    371  1.1  skrll #define LINKUP_RETRY	20000
    372  1.1  skrll 	for (int retry = LINKUP_RETRY; retry > 0; --retry) {
    373  1.1  skrll 		if (!imxpcie_linkup_status(sc)) {
    374  1.1  skrll 			delay(10);
    375  1.1  skrll 			continue;
    376  1.1  skrll 		}
    377  1.1  skrll 
    378  1.1  skrll 		uint32_t valid = imxpcie_phy_read(sc, PCIE_PHY_RX_ASIC_OUT) &
    379  1.1  skrll 		    PCIE_PHY_RX_ASIC_OUT_VALID;
    380  1.1  skrll 		uint32_t ltssm = __SHIFTOUT(PCIE_READ(sc, PCIE_PL_DEBUG0),
    381  1.1  skrll 		    PCIE_PL_DEBUG0_XMLH_LTSSM_STATE);
    382  1.1  skrll 
    383  1.1  skrll 		if ((ltssm == 0x0d) && !valid) {
    384  1.1  skrll 			aprint_normal_dev(sc->sc_dev, "resetting PCIe phy\n");
    385  1.1  skrll 
    386  1.1  skrll 			uint32_t v = imxpcie_phy_read(sc, PCIE_PHY_RX_OVRD_IN_LO);
    387  1.1  skrll 			v |= PCIE_PHY_RX_OVRD_IN_LO_RX_PLL_EN_OVRD;
    388  1.1  skrll 			v |= PCIE_PHY_RX_OVRD_IN_LO_RX_DATA_EN_OVRD;
    389  1.1  skrll 			imxpcie_phy_write(sc, PCIE_PHY_RX_OVRD_IN_LO, v);
    390  1.1  skrll 
    391  1.1  skrll 			delay(3000);
    392  1.1  skrll 
    393  1.1  skrll 			v = imxpcie_phy_read(sc, PCIE_PHY_RX_OVRD_IN_LO);
    394  1.1  skrll 			v &= ~PCIE_PHY_RX_OVRD_IN_LO_RX_PLL_EN_OVRD;
    395  1.1  skrll 			v &= ~PCIE_PHY_RX_OVRD_IN_LO_RX_DATA_EN_OVRD;
    396  1.1  skrll 			imxpcie_phy_write(sc, PCIE_PHY_RX_OVRD_IN_LO, v);
    397  1.1  skrll 		}
    398  1.1  skrll 
    399  1.1  skrll 		return 0;
    400  1.1  skrll 	}
    401  1.1  skrll 
    402  1.1  skrll 	aprint_error_dev(sc->sc_dev, "Link Up failed.\n");
    403  1.1  skrll 
    404  1.1  skrll 	return -1;
    405  1.1  skrll }
    406  1.1  skrll 
    407  1.1  skrll static int
    408  1.1  skrll imxpcie_wait_for_changespeed(struct imxpcie_softc *sc)
    409  1.1  skrll {
    410  1.1  skrll #define CHANGESPEED_RETRY	200
    411  1.1  skrll 	for (int retry = CHANGESPEED_RETRY; retry > 0; --retry) {
    412  1.1  skrll 		uint32_t v = PCIE_READ(sc, PCIE_PL_G2CR);
    413  1.1  skrll 		if (!(v & PCIE_PL_G2CR_DIRECTED_SPEED_CHANGE))
    414  1.1  skrll 			return 0;
    415  1.1  skrll 		delay(100);
    416  1.1  skrll 	}
    417  1.1  skrll 
    418  1.1  skrll 	aprint_error_dev(sc->sc_dev, "Speed change timeout.\n");
    419  1.1  skrll 
    420  1.1  skrll 	return -1;
    421  1.1  skrll }
    422  1.1  skrll 
    423  1.1  skrll static void
    424  1.1  skrll imxpcie_linkup(struct imxpcie_softc *sc)
    425  1.1  skrll {
    426  1.1  skrll 	uint32_t v;
    427  1.1  skrll 	int ret;
    428  1.1  skrll 
    429  1.1  skrll 	imxpcie_assert_core_reset(sc);
    430  1.1  skrll 	imxpcie_init_phy(sc);
    431  1.1  skrll 	imxpcie_deassert_core_reset(sc);
    432  1.1  skrll 
    433  1.1  skrll 	imxpcie_setup(sc);
    434  1.1  skrll 
    435  1.1  skrll 	/* GEN1 Operation */
    436  1.1  skrll 	v = PCIE_READ(sc, PCIE_RC_LCR);
    437  1.1  skrll 	v &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS;
    438  1.1  skrll 	v |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1;
    439  1.1  skrll 	PCIE_WRITE(sc, PCIE_RC_LCR, v);
    440  1.1  skrll 
    441  1.1  skrll 	/* Link Up */
    442  1.1  skrll 	v = sc->sc_gpr_read(sc, IOMUX_GPR12);
    443  1.1  skrll 	v |= IOMUX_GPR12_APP_LTSSM_ENABLE;
    444  1.1  skrll 	sc->sc_gpr_write(sc, IOMUX_GPR12, v);
    445  1.1  skrll 
    446  1.1  skrll 	ret = imxpcie_wait_for_link(sc);
    447  1.1  skrll 	if (ret)
    448  1.1  skrll 		goto error;
    449  1.1  skrll 
    450  1.1  skrll 	/* Allow Gen2 mode */
    451  1.1  skrll 	v = PCIE_READ(sc, PCIE_RC_LCR);
    452  1.1  skrll 	v &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS;
    453  1.1  skrll 	v |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2;
    454  1.1  skrll 	PCIE_WRITE(sc, PCIE_RC_LCR, v);
    455  1.1  skrll 
    456  1.1  skrll 	/* Change speed */
    457  1.1  skrll 	v = PCIE_READ(sc, PCIE_PL_G2CR);
    458  1.1  skrll 	v |= PCIE_PL_G2CR_DIRECTED_SPEED_CHANGE;
    459  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_G2CR, v);
    460  1.1  skrll 
    461  1.1  skrll 	ret = imxpcie_wait_for_changespeed(sc);
    462  1.1  skrll 	if (ret)
    463  1.1  skrll 		goto error;
    464  1.1  skrll 
    465  1.1  skrll 	ret = imxpcie_wait_for_link(sc);
    466  1.1  skrll 	if (ret)
    467  1.1  skrll 		goto error;
    468  1.1  skrll 
    469  1.1  skrll 	v = PCIE_READ(sc, PCIE_RC_LCSR);
    470  1.1  skrll 	aprint_normal_dev(sc->sc_dev, "LinkUp, Gen %d\n",
    471  1.1  skrll 	    (int)__SHIFTOUT(v, PCIE_RC_LCSR_LINK_SPEED));
    472  1.1  skrll 
    473  1.1  skrll 	return;
    474  1.1  skrll 
    475  1.1  skrll error:
    476  1.1  skrll 	aprint_error_dev(sc->sc_dev, "PCIE_PL_DEBUG0,1 = %08x, %08x\n",
    477  1.1  skrll 	    PCIE_READ(sc, PCIE_PL_DEBUG0), PCIE_READ(sc, PCIE_PL_DEBUG1));
    478  1.1  skrll 
    479  1.1  skrll 	return;
    480  1.1  skrll }
    481  1.1  skrll 
    482  1.1  skrll void
    483  1.1  skrll imxpcie_attach_common(struct imxpcie_softc * const sc)
    484  1.1  skrll {
    485  1.1  skrll 	struct pcibus_attach_args pba;
    486  1.1  skrll 
    487  1.1  skrll 	if (bus_space_map(sc->sc_iot, sc->sc_root_addr, sc->sc_root_size, 0,
    488  1.1  skrll 		&sc->sc_root_ioh)) {
    489  1.1  skrll 		aprint_error_dev(sc->sc_dev, "Cannot map root config\n");
    490  1.1  skrll 		return;
    491  1.1  skrll 	}
    492  1.1  skrll 
    493  1.1  skrll 	imxpcie_linkup(sc);
    494  1.1  skrll 
    495  1.1  skrll 	TAILQ_INIT(&sc->sc_intrs);
    496  1.1  skrll 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
    497  1.1  skrll 
    498  1.1  skrll 	imxpcie_init(&sc->sc_pc, sc);
    499  1.1  skrll 
    500  1.1  skrll 	if (sc->sc_pci_netbsd_configure != NULL)
    501  1.1  skrll 		sc->sc_pci_netbsd_configure(sc);
    502  1.1  skrll 
    503  1.1  skrll 	memset(&pba, 0, sizeof(pba));
    504  1.1  skrll 	pba.pba_flags = PCI_FLAGS_MEM_OKAY |
    505  1.1  skrll 	    PCI_FLAGS_IO_OKAY;
    506  1.1  skrll 	pba.pba_iot = sc->sc_iot;
    507  1.1  skrll 	pba.pba_memt = sc->sc_iot;
    508  1.1  skrll 	pba.pba_dmat = sc->sc_dmat;
    509  1.1  skrll 	pba.pba_pc = &sc->sc_pc;
    510  1.1  skrll 	pba.pba_bus = 0;
    511  1.1  skrll 
    512  1.1  skrll 	config_found_ia(sc->sc_dev, "pcibus", &pba, pcibusprint);
    513  1.1  skrll }
    514  1.1  skrll 
    515  1.1  skrll int
    516  1.1  skrll imxpcie_intr(void *priv)
    517  1.1  skrll {
    518  1.1  skrll 	struct imxpcie_softc *sc = priv;
    519  1.1  skrll 	struct imxpcie_ih *pcie_ih;
    520  1.1  skrll 
    521  1.1  skrll 	for (int i = 0; i < 8; i++) {
    522  1.1  skrll 		uint32_t v = PCIE_READ(sc, PCIE_PL_MSICIN_STATUS + i * 0xC);
    523  1.1  skrll 		int bit;
    524  1.1  skrll 		while ((bit = ffs(v) - 1) >= 0) {
    525  1.1  skrll 			PCIE_WRITE(sc, PCIE_PL_MSICIN_STATUS + i * 0xC,
    526  1.1  skrll 			    __BIT(bit));
    527  1.1  skrll 			v &= ~__BIT(bit);
    528  1.1  skrll 		}
    529  1.1  skrll 	}
    530  1.1  skrll 
    531  1.1  skrll 	mutex_enter(&sc->sc_lock);
    532  1.1  skrll 	int rv = 0;
    533  1.1  skrll 	const u_int lastgen = sc->sc_intrgen;
    534  1.1  skrll 	TAILQ_FOREACH(pcie_ih, &sc->sc_intrs, ih_entry) {
    535  1.1  skrll 		int (*callback)(void *) = pcie_ih->ih_handler;
    536  1.1  skrll 		void *arg = pcie_ih->ih_arg;
    537  1.1  skrll 		mutex_exit(&sc->sc_lock);
    538  1.1  skrll 		rv += callback(arg);
    539  1.1  skrll 		mutex_enter(&sc->sc_lock);
    540  1.1  skrll 		if (lastgen != sc->sc_intrgen)
    541  1.1  skrll 			break;
    542  1.1  skrll 	}
    543  1.1  skrll 	mutex_exit(&sc->sc_lock);
    544  1.1  skrll 
    545  1.1  skrll 	return rv;
    546  1.1  skrll }
    547  1.1  skrll 
    548  1.1  skrll static void
    549  1.1  skrll imxpcie_setup(struct imxpcie_softc * const sc)
    550  1.1  skrll {
    551  1.1  skrll 	uint32_t v;
    552  1.1  skrll 
    553  1.1  skrll 	/* Setup RC */
    554  1.1  skrll 	v = PCIE_READ(sc, PCIE_PL_PLCR);
    555  1.1  skrll 	v &= ~PCIE_PL_PLCR_LINK_MODE_ENABLE;
    556  1.1  skrll 	v |= __SHIFTIN(1, PCIE_PL_PLCR_LINK_MODE_ENABLE);
    557  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_PLCR, v);
    558  1.1  skrll 
    559  1.1  skrll 	v = PCIE_READ(sc, PCIE_PL_G2CR);
    560  1.1  skrll 	v &= ~PCIE_PL_G2CR_PREDETERMINED_NUMBER_OF_LANES;
    561  1.1  skrll 	v |= __SHIFTIN(1, PCIE_PL_G2CR_PREDETERMINED_NUMBER_OF_LANES);
    562  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_G2CR, v);
    563  1.1  skrll 
    564  1.1  skrll 	/* BARs */
    565  1.1  skrll 	PCIE_WRITE(sc, PCI_BAR0, 0x00000004);
    566  1.1  skrll 	PCIE_WRITE(sc, PCI_BAR1, 0x00000000);
    567  1.1  skrll 
    568  1.1  skrll 	/* Interurupt pins */
    569  1.1  skrll 	v = PCIE_READ(sc, PCI_INTERRUPT_REG);
    570  1.1  skrll 	v &= ~(PCI_INTERRUPT_PIN_MASK << PCI_INTERRUPT_PIN_SHIFT);
    571  1.1  skrll 	v |= PCI_INTERRUPT_PIN_A << PCI_INTERRUPT_PIN_SHIFT;
    572  1.1  skrll 	PCIE_WRITE(sc, PCI_INTERRUPT_REG, v);
    573  1.1  skrll 
    574  1.1  skrll 	/* Bus number */
    575  1.1  skrll 	v = PCIE_READ(sc, PCI_BRIDGE_BUS_REG);
    576  1.1  skrll 	v &= ~(PCI_BRIDGE_BUS_SUBORDINATE | PCI_BRIDGE_BUS_SECONDARY |
    577  1.1  skrll 	    PCI_BRIDGE_BUS_PRIMARY);
    578  1.1  skrll 	v |= PCI_BRIDGE_BUS_NUM_SUBORDINATE(1);
    579  1.1  skrll 	v |= PCI_BRIDGE_BUS_NUM_SECONDARY(1);
    580  1.1  skrll 	v |= PCI_BRIDGE_BUS_NUM_PRIMARY(0);
    581  1.1  skrll 	PCIE_WRITE(sc, PCI_BRIDGE_BUS_REG, v);
    582  1.1  skrll 
    583  1.1  skrll 	/* Command register */
    584  1.1  skrll 	v = PCIE_READ(sc, PCI_COMMAND_STATUS_REG);
    585  1.1  skrll 	v |= PCI_COMMAND_IO_ENABLE |
    586  1.1  skrll 	    PCI_COMMAND_MEM_ENABLE |
    587  1.1  skrll 	    PCI_COMMAND_MASTER_ENABLE |
    588  1.1  skrll 	    PCI_COMMAND_SERR_ENABLE;
    589  1.1  skrll 	PCIE_WRITE(sc, PCI_COMMAND_STATUS_REG, v);
    590  1.1  skrll 
    591  1.1  skrll 	PCIE_WRITE(sc, PCI_CLASS_REG,
    592  1.1  skrll 	    PCI_CLASS_CODE(PCI_CLASS_BRIDGE,
    593  1.1  skrll 		PCI_SUBCLASS_BRIDGE_PCI,
    594  1.1  skrll 		PCI_INTERFACE_BRIDGE_PCI_PCI));
    595  1.1  skrll 
    596  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATUVR, 0);
    597  1.1  skrll 
    598  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATURLBA, sc->sc_root_addr);
    599  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATURUBA, 0);
    600  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATURLA, sc->sc_root_addr + sc->sc_root_size);
    601  1.1  skrll 
    602  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATURLTA, 0);
    603  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATURUTA, 0);
    604  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATURC1, PCIE_PL_IATURC1_TYPE_CFG0);
    605  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATURC2, PCIE_PL_IATURC2_REGION_ENABLE);
    606  1.1  skrll }
    607  1.1  skrll 
    608  1.1  skrll void
    609  1.1  skrll imxpcie_init(pci_chipset_tag_t pc, void *priv)
    610  1.1  skrll {
    611  1.1  skrll 	pc->pc_conf_v = priv;
    612  1.1  skrll 	pc->pc_attach_hook = imxpcie_attach_hook;
    613  1.1  skrll 	pc->pc_bus_maxdevs = imxpcie_bus_maxdevs;
    614  1.1  skrll 	pc->pc_make_tag = imxpcie_make_tag;
    615  1.1  skrll 	pc->pc_decompose_tag = imxpcie_decompose_tag;
    616  1.1  skrll 	pc->pc_conf_read = imxpcie_conf_read;
    617  1.1  skrll 	pc->pc_conf_write = imxpcie_conf_write;
    618  1.1  skrll #ifdef __HAVE_PCI_CONF_HOOK
    619  1.1  skrll 	pc->pc_conf_hook = imxpcie_conf_hook;
    620  1.1  skrll #endif
    621  1.1  skrll 	pc->pc_conf_interrupt = imxpcie_conf_interrupt;
    622  1.1  skrll 
    623  1.1  skrll 	pc->pc_intr_v = priv;
    624  1.1  skrll 	pc->pc_intr_map = imxpcie_intr_map;
    625  1.1  skrll 	pc->pc_intr_string = imxpcie_intr_string;
    626  1.1  skrll 	pc->pc_intr_evcnt = imxpcie_intr_evcnt;
    627  1.1  skrll 	pc->pc_intr_establish = imxpcie_intr_establish;
    628  1.1  skrll 	pc->pc_intr_disestablish = imxpcie_intr_disestablish;
    629  1.1  skrll }
    630  1.1  skrll 
    631  1.1  skrll static void
    632  1.1  skrll imxpcie_attach_hook(device_t parent, device_t self,
    633  1.1  skrll     struct pcibus_attach_args *pba)
    634  1.1  skrll {
    635  1.1  skrll 	/* nothing to do */
    636  1.1  skrll }
    637  1.1  skrll 
    638  1.1  skrll static int
    639  1.1  skrll imxpcie_bus_maxdevs(void *v, int busno)
    640  1.1  skrll {
    641  1.1  skrll 	return 32;
    642  1.1  skrll }
    643  1.1  skrll 
    644  1.1  skrll static pcitag_t
    645  1.1  skrll imxpcie_make_tag(void *v, int b, int d, int f)
    646  1.1  skrll {
    647  1.1  skrll 	return (b << 16) | (d << 11) | (f << 8);
    648  1.1  skrll }
    649  1.1  skrll 
    650  1.1  skrll static void
    651  1.1  skrll imxpcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
    652  1.1  skrll {
    653  1.1  skrll 	if (bp)
    654  1.1  skrll 		*bp = (tag >> 16) & 0xff;
    655  1.1  skrll 	if (dp)
    656  1.1  skrll 		*dp = (tag >> 11) & 0x1f;
    657  1.1  skrll 	if (fp)
    658  1.1  skrll 		*fp = (tag >> 8) & 0x7;
    659  1.1  skrll }
    660  1.1  skrll 
    661  1.1  skrll /*
    662  1.1  skrll  * work around.
    663  1.1  skrll  * If there is no PCIe devices, DABT will be generated by read/write access to
    664  1.1  skrll  * config area, so replace original DABT handler with simple jump-back one.
    665  1.1  skrll  */
    666  1.1  skrll extern u_int data_abort_handler_address;
    667  1.1  skrll static bool data_abort_flag;
    668  1.1  skrll static void
    669  1.1  skrll imxpcie_data_abort_handler(trapframe_t *tf)
    670  1.1  skrll {
    671  1.1  skrll 	data_abort_flag = true;
    672  1.1  skrll 	tf->tf_pc += 0x4;
    673  1.1  skrll 	return;
    674  1.1  skrll }
    675  1.1  skrll 
    676  1.1  skrll static pcireg_t
    677  1.1  skrll imxpcie_conf_read(void *v, pcitag_t tag, int offset)
    678  1.1  skrll {
    679  1.1  skrll 	struct imxpcie_softc *sc = v;
    680  1.1  skrll 	bus_space_handle_t bsh;
    681  1.1  skrll 	int b, d, f;
    682  1.1  skrll 	pcireg_t ret = -1;
    683  1.1  skrll 	int s;
    684  1.1  skrll 
    685  1.1  skrll 	imxpcie_decompose_tag(v, tag, &b, &d, &f);
    686  1.1  skrll 
    687  1.1  skrll 	if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
    688  1.1  skrll 		return ret;
    689  1.1  skrll 	if (!imxpcie_valid_device(sc, b, d))
    690  1.1  skrll 		return ret;
    691  1.1  skrll 
    692  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATUVR, 0);
    693  1.1  skrll 	if (b < 2)
    694  1.1  skrll 		PCIE_WRITE(sc, PCIE_PL_IATURC1, PCIE_PL_IATURC1_TYPE_CFG0);
    695  1.1  skrll 	else
    696  1.1  skrll 		PCIE_WRITE(sc, PCIE_PL_IATURC1, PCIE_PL_IATURC1_TYPE_CFG1);
    697  1.1  skrll 
    698  1.1  skrll 	if (b == 0) {
    699  1.1  skrll 		bsh = sc->sc_ioh;
    700  1.1  skrll 	} else {
    701  1.1  skrll 		PCIE_WRITE(sc, PCIE_PL_IATURLTA, tag << 8);
    702  1.1  skrll 		bsh = sc->sc_root_ioh;
    703  1.1  skrll 	}
    704  1.1  skrll 	PCIE_READ(sc, PCIE_PL_IATURC2);
    705  1.1  skrll 
    706  1.1  skrll 	PCIE_CONF_LOCK(s);
    707  1.1  skrll 
    708  1.1  skrll 	u_int saved = data_abort_handler_address;
    709  1.1  skrll 	data_abort_handler_address = (u_int)imxpcie_data_abort_handler;
    710  1.1  skrll 	data_abort_flag = false;
    711  1.1  skrll 
    712  1.1  skrll 	ret = bus_space_read_4(sc->sc_iot, bsh, offset & ~0x3);
    713  1.1  skrll 
    714  1.1  skrll 	data_abort_handler_address = saved;
    715  1.1  skrll 
    716  1.1  skrll 	PCIE_CONF_UNLOCK(s);
    717  1.1  skrll 
    718  1.1  skrll 	if (data_abort_flag)
    719  1.1  skrll 		ret = -1;
    720  1.1  skrll 
    721  1.1  skrll 	return ret;
    722  1.1  skrll }
    723  1.1  skrll 
    724  1.1  skrll static void
    725  1.1  skrll imxpcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
    726  1.1  skrll {
    727  1.1  skrll 	struct imxpcie_softc *sc = v;
    728  1.1  skrll 	bus_space_handle_t bsh;
    729  1.1  skrll 	int b, d, f;
    730  1.1  skrll 	int s;
    731  1.1  skrll 
    732  1.1  skrll 	imxpcie_decompose_tag(v, tag, &b, &d, &f);
    733  1.1  skrll 
    734  1.1  skrll 	if ((unsigned int)offset >= PCI_EXTCONF_SIZE)
    735  1.1  skrll 		return;
    736  1.1  skrll 	if (!imxpcie_valid_device(sc, b, d))
    737  1.1  skrll 		return;
    738  1.1  skrll 
    739  1.1  skrll 	PCIE_WRITE(sc, PCIE_PL_IATUVR, 0);
    740  1.1  skrll 	if (b < 2)
    741  1.1  skrll 		PCIE_WRITE(sc, PCIE_PL_IATURC1, PCIE_PL_IATURC1_TYPE_CFG0);
    742  1.1  skrll 	else
    743  1.1  skrll 		PCIE_WRITE(sc, PCIE_PL_IATURC1, PCIE_PL_IATURC1_TYPE_CFG1);
    744  1.1  skrll 
    745  1.1  skrll 	if (b == 0) {
    746  1.1  skrll 		bsh = sc->sc_ioh;
    747  1.1  skrll 	} else {
    748  1.1  skrll 		PCIE_WRITE(sc, PCIE_PL_IATURLTA, tag << 8);
    749  1.1  skrll 		bsh = sc->sc_root_ioh;
    750  1.1  skrll 	}
    751  1.1  skrll 	PCIE_READ(sc, PCIE_PL_IATURC2);
    752  1.1  skrll 
    753  1.1  skrll 	PCIE_CONF_LOCK(s);
    754  1.1  skrll 
    755  1.1  skrll 	u_int saved = data_abort_handler_address;
    756  1.1  skrll 	data_abort_handler_address = (u_int)imxpcie_data_abort_handler;
    757  1.1  skrll 
    758  1.1  skrll 	bus_space_write_4(sc->sc_iot, bsh, offset & ~0x3, val);
    759  1.1  skrll 
    760  1.1  skrll 	data_abort_handler_address = saved;
    761  1.1  skrll 
    762  1.1  skrll 	PCIE_CONF_UNLOCK(s);
    763  1.1  skrll 
    764  1.1  skrll 	return;
    765  1.1  skrll }
    766  1.1  skrll 
    767  1.1  skrll #ifdef __HAVE_PCI_CONF_HOOK
    768  1.1  skrll static int
    769  1.1  skrll imxpcie_conf_hook(void *v, int b, int d, int f, pcireg_t id)
    770  1.1  skrll {
    771  1.1  skrll 	return PCI_CONF_DEFAULT;
    772  1.1  skrll }
    773  1.1  skrll #endif
    774  1.1  skrll 
    775  1.1  skrll static void
    776  1.1  skrll imxpcie_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz,
    777  1.1  skrll     int *ilinep)
    778  1.1  skrll {
    779  1.1  skrll 	/* nothing to do */
    780  1.1  skrll }
    781  1.1  skrll 
    782  1.1  skrll static int
    783  1.1  skrll imxpcie_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ih)
    784  1.1  skrll {
    785  1.1  skrll 	if (pa->pa_intrpin == 0)
    786  1.1  skrll 		return EINVAL;
    787  1.1  skrll 	*ih = pa->pa_intrpin;
    788  1.1  skrll 	return 0;
    789  1.1  skrll }
    790  1.1  skrll 
    791  1.1  skrll static const char *
    792  1.1  skrll imxpcie_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
    793  1.1  skrll {
    794  1.1  skrll 	if (ih == PCI_INTERRUPT_PIN_NONE)
    795  1.1  skrll 		return NULL;
    796  1.1  skrll 
    797  1.1  skrll 	snprintf(buf, len, "pci");
    798  1.1  skrll 
    799  1.1  skrll 	return buf;
    800  1.1  skrll }
    801  1.1  skrll 
    802  1.1  skrll const struct evcnt *
    803  1.1  skrll imxpcie_intr_evcnt(void *v, pci_intr_handle_t ih)
    804  1.1  skrll {
    805  1.1  skrll 	return NULL;
    806  1.1  skrll }
    807  1.1  skrll 
    808  1.1  skrll static void *
    809  1.1  skrll imxpcie_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
    810  1.1  skrll     int (*callback)(void *), void *arg, const char *xname)
    811  1.1  skrll {
    812  1.1  skrll 	struct imxpcie_softc *sc = v;
    813  1.1  skrll 	struct imxpcie_ih *pcie_ih;
    814  1.1  skrll 
    815  1.1  skrll 	if (ih == 0)
    816  1.1  skrll 		return NULL;
    817  1.1  skrll 
    818  1.1  skrll 	pcie_ih = kmem_alloc(sizeof(*pcie_ih), KM_SLEEP);
    819  1.1  skrll 	pcie_ih->ih_handler = callback;
    820  1.1  skrll 	pcie_ih->ih_arg = arg;
    821  1.1  skrll 	pcie_ih->ih_ipl = ipl;
    822  1.1  skrll 
    823  1.1  skrll 	mutex_enter(&sc->sc_lock);
    824  1.1  skrll 	TAILQ_INSERT_TAIL(&sc->sc_intrs, pcie_ih, ih_entry);
    825  1.1  skrll 	sc->sc_intrgen++;
    826  1.1  skrll 	mutex_exit(&sc->sc_lock);
    827  1.1  skrll 
    828  1.1  skrll 	return pcie_ih;
    829  1.1  skrll }
    830  1.1  skrll 
    831  1.1  skrll static void
    832  1.1  skrll imxpcie_intr_disestablish(void *v, void *vih)
    833  1.1  skrll {
    834  1.1  skrll 	struct imxpcie_softc *sc = v;
    835  1.1  skrll 	struct imxpcie_ih *pcie_ih = vih;
    836  1.1  skrll 
    837  1.1  skrll 	mutex_enter(&sc->sc_lock);
    838  1.1  skrll 	TAILQ_REMOVE(&sc->sc_intrs, pcie_ih, ih_entry);
    839  1.1  skrll 	sc->sc_intrgen++;
    840  1.1  skrll 	mutex_exit(&sc->sc_lock);
    841  1.1  skrll 
    842  1.1  skrll 	kmem_free(pcie_ih, sizeof(*pcie_ih));
    843  1.1  skrll }
    844