1 1.3 thorpej /* $NetBSD: imxwdog.c,v 1.3 2021/01/27 03:10:20 thorpej Exp $ */ 2 1.1 skrll 3 1.1 skrll /* 4 1.1 skrll * Copyright (c) 2010 Genetec Corporation. All rights reserved. 5 1.1 skrll * Written by Hiroyuki Bessho for Genetec Corporation. 6 1.1 skrll * 7 1.1 skrll * Redistribution and use in source and binary forms, with or without 8 1.1 skrll * modification, are permitted provided that the following conditions 9 1.1 skrll * are met: 10 1.1 skrll * 1. Redistributions of source code must retain the above copyright 11 1.1 skrll * notice, this list of conditions and the following disclaimer. 12 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 skrll * notice, this list of conditions and the following disclaimer in the 14 1.1 skrll * documentation and/or other materials provided with the distribution. 15 1.1 skrll * 16 1.1 skrll * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND 17 1.1 skrll * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 18 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 19 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION 20 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26 1.1 skrll * POSSIBILITY OF SUCH DAMAGE. 27 1.1 skrll */ 28 1.1 skrll 29 1.1 skrll #include <sys/cdefs.h> 30 1.3 thorpej __KERNEL_RCSID(0, "$NetBSD: imxwdog.c,v 1.3 2021/01/27 03:10:20 thorpej Exp $"); 31 1.1 skrll 32 1.1 skrll #include "opt_imx.h" 33 1.1 skrll 34 1.1 skrll #include <sys/param.h> 35 1.1 skrll #include <sys/bus.h> 36 1.1 skrll #include <sys/device.h> 37 1.1 skrll #include <sys/wdog.h> 38 1.1 skrll 39 1.1 skrll #include <dev/sysmon/sysmonvar.h> 40 1.1 skrll 41 1.1 skrll #include <dev/fdt/fdtvar.h> 42 1.1 skrll 43 1.1 skrll #include <arm/imx/imxwdogreg.h> 44 1.1 skrll 45 1.1 skrll struct imxwdog_softc { 46 1.1 skrll struct sysmon_wdog sc_smw; 47 1.1 skrll device_t sc_dev; 48 1.1 skrll bus_space_tag_t sc_iot; 49 1.1 skrll bus_space_handle_t sc_ioh; 50 1.1 skrll 51 1.1 skrll u_int sc_wdog_max_period; 52 1.1 skrll u_int sc_wdog_period; 53 1.1 skrll bool sc_wdog_armed; 54 1.1 skrll }; 55 1.1 skrll 56 1.1 skrll #ifndef IMXWDOG_PERIOD_DEFAULT 57 1.1 skrll #define IMXWDOG_PERIOD_DEFAULT 10 58 1.1 skrll #endif 59 1.1 skrll 60 1.1 skrll 61 1.1 skrll int imxwdog_match(device_t, cfdata_t, void *); 62 1.1 skrll void imxwdog_attach(device_t, device_t, void *); 63 1.1 skrll 64 1.1 skrll 65 1.1 skrll CFATTACH_DECL_NEW(imxwdog, sizeof(struct imxwdog_softc), 66 1.1 skrll imxwdog_match, imxwdog_attach, NULL, NULL); 67 1.1 skrll 68 1.3 thorpej static const struct device_compatible_entry compat_data[] = { 69 1.3 thorpej { .compat = "fsl,imx21-wdt" }, 70 1.3 thorpej { .compat = "fsl,imx6q-wdt" }, 71 1.3 thorpej DEVICE_COMPAT_EOL 72 1.3 thorpej }; 73 1.3 thorpej 74 1.1 skrll int 75 1.1 skrll imxwdog_match(device_t parent, cfdata_t cf, void *aux) 76 1.1 skrll { 77 1.1 skrll struct fdt_attach_args * const faa = aux; 78 1.1 skrll 79 1.3 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 80 1.1 skrll } 81 1.1 skrll 82 1.1 skrll 83 1.1 skrll static inline uint16_t 84 1.1 skrll wdog_read(struct imxwdog_softc *sc, bus_size_t o) 85 1.1 skrll { 86 1.1 skrll return bus_space_read_2(sc->sc_iot, sc->sc_ioh, o); 87 1.1 skrll } 88 1.1 skrll 89 1.1 skrll static inline void 90 1.1 skrll wdog_write(struct imxwdog_softc *sc, bus_size_t o, uint16_t v) 91 1.1 skrll { 92 1.1 skrll bus_space_write_2(sc->sc_iot, sc->sc_ioh, o, v); 93 1.1 skrll } 94 1.1 skrll 95 1.1 skrll static int 96 1.1 skrll wdog_tickle(struct sysmon_wdog *smw) 97 1.1 skrll { 98 1.1 skrll struct imxwdog_softc * const sc = smw->smw_cookie; 99 1.1 skrll 100 1.1 skrll wdog_write(sc, IMX_WDOG_WSR, WSR_MAGIC1); 101 1.1 skrll wdog_write(sc, IMX_WDOG_WSR, WSR_MAGIC2); 102 1.1 skrll 103 1.1 skrll return 0; 104 1.1 skrll } 105 1.1 skrll 106 1.1 skrll static int 107 1.1 skrll wdog_setmode(struct sysmon_wdog *smw) 108 1.1 skrll { 109 1.1 skrll struct imxwdog_softc * const sc = smw->smw_cookie; 110 1.1 skrll uint16_t reg; 111 1.1 skrll 112 1.1 skrll if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) { 113 1.1 skrll /* this chip do not support wdt disable */ 114 1.1 skrll aprint_debug_dev(sc->sc_dev, "setmode disable\n"); 115 1.1 skrll return sc->sc_wdog_armed ? EBUSY : 0; 116 1.1 skrll } 117 1.1 skrll 118 1.1 skrll /* 119 1.1 skrll * If no changes, just tickle it and return. 120 1.1 skrll */ 121 1.1 skrll if (sc->sc_wdog_armed && smw->smw_period == sc->sc_wdog_period) { 122 1.1 skrll wdog_tickle(smw); 123 1.1 skrll aprint_debug_dev(sc->sc_dev, "setmode refresh\n"); 124 1.1 skrll return 0; 125 1.1 skrll } 126 1.1 skrll 127 1.1 skrll /* set default */ 128 1.1 skrll if (smw->smw_period == WDOG_PERIOD_DEFAULT) { 129 1.1 skrll sc->sc_wdog_period = IMXWDOG_PERIOD_DEFAULT; 130 1.1 skrll smw->smw_period = IMXWDOG_PERIOD_DEFAULT; 131 1.1 skrll } 132 1.1 skrll 133 1.1 skrll /* 134 1.1 skrll * Make sure we don't overflow the counter. 135 1.1 skrll */ 136 1.1 skrll if (smw->smw_period >= sc->sc_wdog_max_period) 137 1.1 skrll return EINVAL; 138 1.1 skrll 139 1.1 skrll sc->sc_wdog_period = smw->smw_period; 140 1.1 skrll sc->sc_wdog_armed = true; 141 1.1 skrll 142 1.1 skrll reg = wdog_read(sc, IMX_WDOG_WCR); 143 1.1 skrll reg &= ~WCR_WT; 144 1.1 skrll reg |= __SHIFTIN(sc->sc_wdog_period * 2 - 1, WCR_WT); 145 1.1 skrll reg |= WCR_WDE; 146 1.1 skrll wdog_write(sc, IMX_WDOG_WCR, reg); 147 1.1 skrll 148 1.1 skrll return 0; 149 1.1 skrll } 150 1.1 skrll 151 1.1 skrll 152 1.1 skrll void 153 1.1 skrll imxwdog_attach(device_t parent, device_t self, void *aux) 154 1.1 skrll { 155 1.1 skrll struct imxwdog_softc *sc = device_private(self); 156 1.1 skrll struct fdt_attach_args * const faa = aux; 157 1.1 skrll const int phandle = faa->faa_phandle; 158 1.1 skrll bus_space_tag_t bst = faa->faa_bst; 159 1.1 skrll bus_addr_t addr; 160 1.1 skrll bus_size_t size; 161 1.1 skrll 162 1.1 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) { 163 1.1 skrll aprint_error(": couldn't get registers\n"); 164 1.1 skrll return; 165 1.1 skrll } 166 1.1 skrll 167 1.1 skrll int error = bus_space_map(bst, addr, size, 0, &sc->sc_ioh); 168 1.1 skrll if (error) { 169 1.1 skrll aprint_error(": couldn't map %" PRIxBUSADDR ": %d", addr, error); 170 1.1 skrll return; 171 1.1 skrll } 172 1.1 skrll 173 1.1 skrll #if 0 174 1.1 skrll char intrstr[128]; 175 1.1 skrll if (!fdtbus_intr_str(ifsc->sc_phandle, 0, intrstr, sizeof(intrstr))) { 176 1.1 skrll aprint_error_dev(sc->sc_dev, "failed to decode interrupt\n"); 177 1.1 skrll return NULL; 178 1.1 skrll } 179 1.2 jmcneill ih = fdtbus_intr_establish_xname(phandle, 0, IPL_VM, FDT_INTR_MPSAFE, 180 1.2 jmcneill imxwdog_intr, sc, device_xname(sc->sc_dev)); 181 1.1 skrll if (ih == NULL) { 182 1.1 skrll aprint_error_dev(sc->sc_dev, "failed to establish interrupt on %s\n", 183 1.1 skrll intrstr); 184 1.1 skrll return NULL; 185 1.1 skrll } 186 1.1 skrll aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr); 187 1.1 skrll #endif 188 1.1 skrll 189 1.1 skrll sc->sc_dev = self; 190 1.1 skrll sc->sc_iot = faa->faa_bst; 191 1.1 skrll 192 1.1 skrll sc->sc_wdog_armed = __SHIFTOUT(wdog_read(sc, IMX_WDOG_WCR), WCR_WDE); 193 1.1 skrll /* 194 1.1 skrll * Does the config file tell us to turn on the watchdog? 195 1.1 skrll */ 196 1.1 skrll if (device_cfdata(self)->cf_flags & 1) 197 1.1 skrll sc->sc_wdog_armed = true; 198 1.1 skrll 199 1.1 skrll sc->sc_wdog_max_period = 0xff / 2; 200 1.1 skrll sc->sc_wdog_period = IMXWDOG_PERIOD_DEFAULT; 201 1.1 skrll 202 1.1 skrll uint16_t reg = wdog_read(sc, IMX_WDOG_WCR); 203 1.1 skrll reg &= ~WCR_WT; 204 1.1 skrll reg |= __SHIFTIN(sc->sc_wdog_period * 2 - 1, WCR_WT); 205 1.1 skrll wdog_write(sc, IMX_WDOG_WCR, reg); 206 1.1 skrll 207 1.1 skrll aprint_naive("\n"); 208 1.1 skrll aprint_normal(": i.MX Watchdog Timer, default period is %u seconds%s\n", 209 1.1 skrll sc->sc_wdog_period, 210 1.1 skrll sc->sc_wdog_armed ? " (armed)" : ""); 211 1.1 skrll 212 1.1 skrll sc->sc_smw.smw_name = device_xname(self); 213 1.1 skrll sc->sc_smw.smw_cookie = sc; 214 1.1 skrll sc->sc_smw.smw_setmode = wdog_setmode; 215 1.1 skrll sc->sc_smw.smw_tickle = wdog_tickle; 216 1.1 skrll sc->sc_smw.smw_period = sc->sc_wdog_period; 217 1.1 skrll 218 1.1 skrll if (sysmon_wdog_register(&sc->sc_smw) != 0) 219 1.1 skrll aprint_error_dev(self, "unable to register with sysmon\n"); 220 1.1 skrll 221 1.1 skrll if (sc->sc_wdog_armed) { 222 1.1 skrll error = sysmon_wdog_setmode(&sc->sc_smw, WDOG_MODE_KTICKLE, 223 1.1 skrll sc->sc_wdog_period); 224 1.1 skrll if (error) 225 1.1 skrll aprint_error_dev(self, 226 1.1 skrll "failed to start kernel tickler: %d\n", error); 227 1.1 skrll else { 228 1.1 skrll reg = wdog_read(sc, IMX_WDOG_WCR); 229 1.1 skrll reg |= WCR_WDE; 230 1.1 skrll wdog_write(sc, IMX_WDOG_WCR, reg); 231 1.1 skrll } 232 1.1 skrll } 233 1.1 skrll } 234