imxwdog.c revision 1.1 1 1.1 skrll /* $NetBSD: imxwdog.c,v 1.1 2020/12/23 14:42:38 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*
4 1.1 skrll * Copyright (c) 2010 Genetec Corporation. All rights reserved.
5 1.1 skrll * Written by Hiroyuki Bessho for Genetec Corporation.
6 1.1 skrll *
7 1.1 skrll * Redistribution and use in source and binary forms, with or without
8 1.1 skrll * modification, are permitted provided that the following conditions
9 1.1 skrll * are met:
10 1.1 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1 skrll * notice, this list of conditions and the following disclaimer.
12 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 skrll * notice, this list of conditions and the following disclaimer in the
14 1.1 skrll * documentation and/or other materials provided with the distribution.
15 1.1 skrll *
16 1.1 skrll * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
17 1.1 skrll * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION
20 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
27 1.1 skrll */
28 1.1 skrll
29 1.1 skrll #include <sys/cdefs.h>
30 1.1 skrll __KERNEL_RCSID(0, "$NetBSD: imxwdog.c,v 1.1 2020/12/23 14:42:38 skrll Exp $");
31 1.1 skrll
32 1.1 skrll #include "opt_imx.h"
33 1.1 skrll
34 1.1 skrll #include <sys/param.h>
35 1.1 skrll #include <sys/bus.h>
36 1.1 skrll #include <sys/device.h>
37 1.1 skrll #include <sys/wdog.h>
38 1.1 skrll
39 1.1 skrll #include <dev/sysmon/sysmonvar.h>
40 1.1 skrll
41 1.1 skrll #include <dev/fdt/fdtvar.h>
42 1.1 skrll
43 1.1 skrll #include <arm/imx/imxwdogreg.h>
44 1.1 skrll
45 1.1 skrll struct imxwdog_softc {
46 1.1 skrll struct sysmon_wdog sc_smw;
47 1.1 skrll device_t sc_dev;
48 1.1 skrll bus_space_tag_t sc_iot;
49 1.1 skrll bus_space_handle_t sc_ioh;
50 1.1 skrll
51 1.1 skrll u_int sc_wdog_max_period;
52 1.1 skrll u_int sc_wdog_period;
53 1.1 skrll bool sc_wdog_armed;
54 1.1 skrll };
55 1.1 skrll
56 1.1 skrll #ifndef IMXWDOG_PERIOD_DEFAULT
57 1.1 skrll #define IMXWDOG_PERIOD_DEFAULT 10
58 1.1 skrll #endif
59 1.1 skrll
60 1.1 skrll
61 1.1 skrll int imxwdog_match(device_t, cfdata_t, void *);
62 1.1 skrll void imxwdog_attach(device_t, device_t, void *);
63 1.1 skrll
64 1.1 skrll
65 1.1 skrll CFATTACH_DECL_NEW(imxwdog, sizeof(struct imxwdog_softc),
66 1.1 skrll imxwdog_match, imxwdog_attach, NULL, NULL);
67 1.1 skrll
68 1.1 skrll int
69 1.1 skrll imxwdog_match(device_t parent, cfdata_t cf, void *aux)
70 1.1 skrll {
71 1.1 skrll const char * const compatible[] = {
72 1.1 skrll "fsl,imx21-wdt",
73 1.1 skrll "fsl,imx6q-wdt",
74 1.1 skrll NULL
75 1.1 skrll };
76 1.1 skrll struct fdt_attach_args * const faa = aux;
77 1.1 skrll
78 1.1 skrll return of_match_compatible(faa->faa_phandle, compatible);
79 1.1 skrll }
80 1.1 skrll
81 1.1 skrll
82 1.1 skrll static inline uint16_t
83 1.1 skrll wdog_read(struct imxwdog_softc *sc, bus_size_t o)
84 1.1 skrll {
85 1.1 skrll return bus_space_read_2(sc->sc_iot, sc->sc_ioh, o);
86 1.1 skrll }
87 1.1 skrll
88 1.1 skrll static inline void
89 1.1 skrll wdog_write(struct imxwdog_softc *sc, bus_size_t o, uint16_t v)
90 1.1 skrll {
91 1.1 skrll bus_space_write_2(sc->sc_iot, sc->sc_ioh, o, v);
92 1.1 skrll }
93 1.1 skrll
94 1.1 skrll static int
95 1.1 skrll wdog_tickle(struct sysmon_wdog *smw)
96 1.1 skrll {
97 1.1 skrll struct imxwdog_softc * const sc = smw->smw_cookie;
98 1.1 skrll
99 1.1 skrll wdog_write(sc, IMX_WDOG_WSR, WSR_MAGIC1);
100 1.1 skrll wdog_write(sc, IMX_WDOG_WSR, WSR_MAGIC2);
101 1.1 skrll
102 1.1 skrll return 0;
103 1.1 skrll }
104 1.1 skrll
105 1.1 skrll static int
106 1.1 skrll wdog_setmode(struct sysmon_wdog *smw)
107 1.1 skrll {
108 1.1 skrll struct imxwdog_softc * const sc = smw->smw_cookie;
109 1.1 skrll uint16_t reg;
110 1.1 skrll
111 1.1 skrll if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
112 1.1 skrll /* this chip do not support wdt disable */
113 1.1 skrll aprint_debug_dev(sc->sc_dev, "setmode disable\n");
114 1.1 skrll return sc->sc_wdog_armed ? EBUSY : 0;
115 1.1 skrll }
116 1.1 skrll
117 1.1 skrll /*
118 1.1 skrll * If no changes, just tickle it and return.
119 1.1 skrll */
120 1.1 skrll if (sc->sc_wdog_armed && smw->smw_period == sc->sc_wdog_period) {
121 1.1 skrll wdog_tickle(smw);
122 1.1 skrll aprint_debug_dev(sc->sc_dev, "setmode refresh\n");
123 1.1 skrll return 0;
124 1.1 skrll }
125 1.1 skrll
126 1.1 skrll /* set default */
127 1.1 skrll if (smw->smw_period == WDOG_PERIOD_DEFAULT) {
128 1.1 skrll sc->sc_wdog_period = IMXWDOG_PERIOD_DEFAULT;
129 1.1 skrll smw->smw_period = IMXWDOG_PERIOD_DEFAULT;
130 1.1 skrll }
131 1.1 skrll
132 1.1 skrll /*
133 1.1 skrll * Make sure we don't overflow the counter.
134 1.1 skrll */
135 1.1 skrll if (smw->smw_period >= sc->sc_wdog_max_period)
136 1.1 skrll return EINVAL;
137 1.1 skrll
138 1.1 skrll sc->sc_wdog_period = smw->smw_period;
139 1.1 skrll sc->sc_wdog_armed = true;
140 1.1 skrll
141 1.1 skrll reg = wdog_read(sc, IMX_WDOG_WCR);
142 1.1 skrll reg &= ~WCR_WT;
143 1.1 skrll reg |= __SHIFTIN(sc->sc_wdog_period * 2 - 1, WCR_WT);
144 1.1 skrll reg |= WCR_WDE;
145 1.1 skrll wdog_write(sc, IMX_WDOG_WCR, reg);
146 1.1 skrll
147 1.1 skrll return 0;
148 1.1 skrll }
149 1.1 skrll
150 1.1 skrll
151 1.1 skrll void
152 1.1 skrll imxwdog_attach(device_t parent, device_t self, void *aux)
153 1.1 skrll {
154 1.1 skrll struct imxwdog_softc *sc = device_private(self);
155 1.1 skrll struct fdt_attach_args * const faa = aux;
156 1.1 skrll const int phandle = faa->faa_phandle;
157 1.1 skrll bus_space_tag_t bst = faa->faa_bst;
158 1.1 skrll bus_addr_t addr;
159 1.1 skrll bus_size_t size;
160 1.1 skrll
161 1.1 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
162 1.1 skrll aprint_error(": couldn't get registers\n");
163 1.1 skrll return;
164 1.1 skrll }
165 1.1 skrll
166 1.1 skrll int error = bus_space_map(bst, addr, size, 0, &sc->sc_ioh);
167 1.1 skrll if (error) {
168 1.1 skrll aprint_error(": couldn't map %" PRIxBUSADDR ": %d", addr, error);
169 1.1 skrll return;
170 1.1 skrll }
171 1.1 skrll
172 1.1 skrll #if 0
173 1.1 skrll char intrstr[128];
174 1.1 skrll if (!fdtbus_intr_str(ifsc->sc_phandle, 0, intrstr, sizeof(intrstr))) {
175 1.1 skrll aprint_error_dev(sc->sc_dev, "failed to decode interrupt\n");
176 1.1 skrll return NULL;
177 1.1 skrll }
178 1.1 skrll ih = fdtbus_intr_establish(phandle, 0, IPL_VM, FDT_INTR_MPSAFE,
179 1.1 skrll imxwdog_intr, sc);
180 1.1 skrll if (ih == NULL) {
181 1.1 skrll aprint_error_dev(sc->sc_dev, "failed to establish interrupt on %s\n",
182 1.1 skrll intrstr);
183 1.1 skrll return NULL;
184 1.1 skrll }
185 1.1 skrll aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
186 1.1 skrll #endif
187 1.1 skrll
188 1.1 skrll sc->sc_dev = self;
189 1.1 skrll sc->sc_iot = faa->faa_bst;
190 1.1 skrll
191 1.1 skrll sc->sc_wdog_armed = __SHIFTOUT(wdog_read(sc, IMX_WDOG_WCR), WCR_WDE);
192 1.1 skrll /*
193 1.1 skrll * Does the config file tell us to turn on the watchdog?
194 1.1 skrll */
195 1.1 skrll if (device_cfdata(self)->cf_flags & 1)
196 1.1 skrll sc->sc_wdog_armed = true;
197 1.1 skrll
198 1.1 skrll sc->sc_wdog_max_period = 0xff / 2;
199 1.1 skrll sc->sc_wdog_period = IMXWDOG_PERIOD_DEFAULT;
200 1.1 skrll
201 1.1 skrll uint16_t reg = wdog_read(sc, IMX_WDOG_WCR);
202 1.1 skrll reg &= ~WCR_WT;
203 1.1 skrll reg |= __SHIFTIN(sc->sc_wdog_period * 2 - 1, WCR_WT);
204 1.1 skrll wdog_write(sc, IMX_WDOG_WCR, reg);
205 1.1 skrll
206 1.1 skrll aprint_naive("\n");
207 1.1 skrll aprint_normal(": i.MX Watchdog Timer, default period is %u seconds%s\n",
208 1.1 skrll sc->sc_wdog_period,
209 1.1 skrll sc->sc_wdog_armed ? " (armed)" : "");
210 1.1 skrll
211 1.1 skrll sc->sc_smw.smw_name = device_xname(self);
212 1.1 skrll sc->sc_smw.smw_cookie = sc;
213 1.1 skrll sc->sc_smw.smw_setmode = wdog_setmode;
214 1.1 skrll sc->sc_smw.smw_tickle = wdog_tickle;
215 1.1 skrll sc->sc_smw.smw_period = sc->sc_wdog_period;
216 1.1 skrll
217 1.1 skrll if (sysmon_wdog_register(&sc->sc_smw) != 0)
218 1.1 skrll aprint_error_dev(self, "unable to register with sysmon\n");
219 1.1 skrll
220 1.1 skrll if (sc->sc_wdog_armed) {
221 1.1 skrll error = sysmon_wdog_setmode(&sc->sc_smw, WDOG_MODE_KTICKLE,
222 1.1 skrll sc->sc_wdog_period);
223 1.1 skrll if (error)
224 1.1 skrll aprint_error_dev(self,
225 1.1 skrll "failed to start kernel tickler: %d\n", error);
226 1.1 skrll else {
227 1.1 skrll reg = wdog_read(sc, IMX_WDOG_WCR);
228 1.1 skrll reg |= WCR_WDE;
229 1.1 skrll wdog_write(sc, IMX_WDOG_WCR, reg);
230 1.1 skrll }
231 1.1 skrll }
232 1.1 skrll }
233