1 1.5 jmcneill /* $NetBSD: rk3288_cru.c,v 1.5 2021/11/13 11:46:32 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2021 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include <sys/cdefs.h> 30 1.1 jmcneill 31 1.5 jmcneill __KERNEL_RCSID(1, "$NetBSD: rk3288_cru.c,v 1.5 2021/11/13 11:46:32 jmcneill Exp $"); 32 1.1 jmcneill 33 1.1 jmcneill #include <sys/param.h> 34 1.1 jmcneill #include <sys/bus.h> 35 1.1 jmcneill #include <sys/device.h> 36 1.1 jmcneill #include <sys/systm.h> 37 1.1 jmcneill 38 1.1 jmcneill #include <dev/fdt/fdtvar.h> 39 1.1 jmcneill 40 1.1 jmcneill #include <arm/rockchip/rk_cru.h> 41 1.1 jmcneill #include <arm/rockchip/rk3288_cru.h> 42 1.1 jmcneill 43 1.1 jmcneill #define PLL_CON(n) (0x0000 + (n) * 4) 44 1.1 jmcneill #define MODE_CON 0x0050 45 1.1 jmcneill #define CLKSEL_CON(n) (0x0060 + (n) * 4) 46 1.1 jmcneill #define CLKGATE_CON(n) (0x0160 + (n) * 4) 47 1.1 jmcneill #define SOFTRST_CON(n) (0x01b8 + (n) * 4) 48 1.1 jmcneill 49 1.1 jmcneill #define GRF_SOC_CON4 0x0410 50 1.1 jmcneill #define GRF_MAC_CON1 0x0904 51 1.1 jmcneill 52 1.1 jmcneill static int rk3288_cru_match(device_t, cfdata_t, void *); 53 1.1 jmcneill static void rk3288_cru_attach(device_t, device_t, void *); 54 1.1 jmcneill 55 1.1 jmcneill static const struct device_compatible_entry compat_data[] = { 56 1.1 jmcneill { .compat = "rockchip,rk3288-cru" }, 57 1.1 jmcneill DEVICE_COMPAT_EOL 58 1.1 jmcneill }; 59 1.1 jmcneill 60 1.1 jmcneill CFATTACH_DECL_NEW(rk3288_cru, sizeof(struct rk_cru_softc), 61 1.1 jmcneill rk3288_cru_match, rk3288_cru_attach, NULL, NULL); 62 1.1 jmcneill 63 1.1 jmcneill static const char * pll_parents[] = { "xin24m" }; 64 1.1 jmcneill static const char * aclk_cpu_src_parents[] = { "cpll_aclk_cpu", "gpll_aclk_cpu" }; 65 1.1 jmcneill static const char * uart0_parents[] = { "clk_uart0_div", "clk_uart0_frac", "xin24m" }; 66 1.1 jmcneill static const char * uart1_parents[] = { "clk_uart1_div", "clk_uart1_frac", "xin24m" }; 67 1.1 jmcneill static const char * uart2_parents[] = { "clk_uart2_div", "clk_uart2_frac", "xin24m" }; 68 1.1 jmcneill static const char * uart3_parents[] = { "clk_uart3_div", "clk_uart3_frac", "xin24m" }; 69 1.1 jmcneill static const char * uart4_parents[] = { "clk_uart4_div", "clk_uart4_frac", "xin24m" }; 70 1.1 jmcneill static const char * mmc_parents[] = { "cpll", "gpll", "xin24m", "xin24m" }; 71 1.1 jmcneill static const char * mac_parents[] = { "mac_pll_src", "ext_gmac" }; 72 1.1 jmcneill static const char * mux_2plls_parents[] = { "cpll", "gpll" }; 73 1.1 jmcneill static const char * mux_npll_cpll_gpll_parents[] = { "npll", "cpll", "gpll" }; 74 1.1 jmcneill static const char * mux_3plls_usb_parents[] = { "cpll", "gpll", "usbphy480m_src", "npll" }; 75 1.1 jmcneill 76 1.1 jmcneill static struct rk_cru_pll_rate rk3288_pll_rates[] = { 77 1.1 jmcneill /* TODO */ 78 1.1 jmcneill }; 79 1.1 jmcneill 80 1.1 jmcneill static struct rk_cru_clk rk3288_cru_clks[] = { 81 1.1 jmcneill RK3288_PLL(RK3288_PLL_CPLL, "cpll", pll_parents, 82 1.1 jmcneill PLL_CON(8), /* con_base */ 83 1.1 jmcneill MODE_CON, /* mode_reg */ 84 1.1 jmcneill __BIT(8), /* mode_mask */ 85 1.1 jmcneill __BIT(2), /* lock_mask */ 86 1.1 jmcneill rk3288_pll_rates), 87 1.1 jmcneill RK3288_PLL(RK3288_PLL_GPLL, "gpll", pll_parents, 88 1.1 jmcneill PLL_CON(12), /* con_base */ 89 1.1 jmcneill MODE_CON, /* mode_reg */ 90 1.1 jmcneill __BIT(12), /* mode_mask */ 91 1.1 jmcneill __BIT(3), /* lock_mask */ 92 1.1 jmcneill rk3288_pll_rates), 93 1.1 jmcneill RK3288_PLL(RK3288_PLL_NPLL, "npll", pll_parents, 94 1.1 jmcneill PLL_CON(16), /* con_base */ 95 1.1 jmcneill MODE_CON, /* mode_reg */ 96 1.1 jmcneill __BIT(14), /* mode_mask */ 97 1.1 jmcneill __BIT(4), /* lock_mask */ 98 1.1 jmcneill rk3288_pll_rates), 99 1.1 jmcneill 100 1.1 jmcneill RK_COMPOSITE_NOGATE(0, "aclk_cpu_src", aclk_cpu_src_parents, 101 1.1 jmcneill CLKSEL_CON(1), /* muxdiv_reg */ 102 1.1 jmcneill __BIT(15), /* mux_mask */ 103 1.1 jmcneill __BITS(7,3), /* div_mask */ 104 1.1 jmcneill 0), 105 1.2 jmcneill RK_COMPOSITE_NOMUX(RK3288_ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", 106 1.2 jmcneill CLKSEL_CON(1), /* div_reg */ 107 1.2 jmcneill __BITS(9,8), /* div_mask */ 108 1.2 jmcneill CLKGATE_CON(0), /* gate_reg */ 109 1.2 jmcneill __BIT(4), /* gate_mask */ 110 1.2 jmcneill 0), 111 1.1 jmcneill RK_COMPOSITE_NOMUX(RK3288_PCLK_CPU, "pclk_cpu", "aclk_cpu_pre", 112 1.1 jmcneill CLKSEL_CON(1), /* div_reg */ 113 1.1 jmcneill __BITS(14,12), /* div_mask */ 114 1.1 jmcneill CLKGATE_CON(0), /* gate_reg */ 115 1.1 jmcneill __BIT(5), /* gate_mask */ 116 1.1 jmcneill 0), 117 1.1 jmcneill RK_COMPOSITE_NOMUX(RK3288_HCLK_PERI, "hclk_peri", "aclk_peri_src", 118 1.1 jmcneill CLKSEL_CON(10), /* div_reg */ 119 1.1 jmcneill __BITS(9,8), /* div_mask */ 120 1.1 jmcneill CLKGATE_CON(2), /* gate_reg */ 121 1.1 jmcneill __BIT(2), /* gate_mask */ 122 1.1 jmcneill RK_COMPOSITE_POW2), 123 1.1 jmcneill RK_COMPOSITE(0, "aclk_peri_src", mux_2plls_parents, 124 1.1 jmcneill CLKSEL_CON(10), /* muxdiv_reg */ 125 1.1 jmcneill __BIT(15), /* mux_mask */ 126 1.1 jmcneill __BITS(4,0), /* div_mask */ 127 1.1 jmcneill CLKGATE_CON(2), /* gate_reg */ 128 1.1 jmcneill __BIT(0), /* gate_mask */ 129 1.1 jmcneill 0), 130 1.1 jmcneill RK_COMPOSITE_NOMUX(0, "pclk_pd_pmu", "gpll", 131 1.1 jmcneill CLKSEL_CON(33), /* div_reg */ 132 1.1 jmcneill __BITS(4,0), /* div_mask */ 133 1.1 jmcneill CLKGATE_CON(5), /* gate_reg */ 134 1.1 jmcneill __BIT(8), /* gate_mask */ 135 1.1 jmcneill 0), 136 1.1 jmcneill RK_COMPOSITE_NOMUX(RK3288_PCLK_PERI, "pclk_peri", "aclk_peri_src", 137 1.1 jmcneill CLKSEL_CON(10), /* div_reg */ 138 1.1 jmcneill __BITS(13,12), /* div_mask */ 139 1.1 jmcneill CLKGATE_CON(2), /* gate_reg */ 140 1.1 jmcneill __BIT(3), /* gate_mask */ 141 1.1 jmcneill 0), 142 1.1 jmcneill 143 1.1 jmcneill /* UARTs */ 144 1.1 jmcneill RK_COMPOSITE(0, "clk_uart0_div", mux_3plls_usb_parents, 145 1.1 jmcneill CLKSEL_CON(13), /* muxdiv_reg */ 146 1.1 jmcneill __BITS(14,13), /* mux_mask */ 147 1.1 jmcneill __BITS(6,0), /* div_mask */ 148 1.1 jmcneill CLKGATE_CON(1), /* gate_reg */ 149 1.1 jmcneill __BIT(8), /* gate_mask */ 150 1.1 jmcneill 0), 151 1.1 jmcneill /* XXX TODO: CRU_CLKGATE1_CON bit 9 (clk_uart0_frac_src_gate_en) */ 152 1.1 jmcneill RK_COMPOSITE_FRAC(0, "clk_uart0_frac", "clk_uart0_div", 153 1.1 jmcneill CLKSEL_CON(17), /* fracdiv_reg */ 154 1.1 jmcneill 0), 155 1.1 jmcneill RK_COMPOSITE_NOMUX(0, "clk_uart1_div", "uart_src", 156 1.1 jmcneill CLKSEL_CON(14), /* div_reg */ 157 1.1 jmcneill __BITS(6,0), /* div_mask */ 158 1.1 jmcneill CLKGATE_CON(1), /* gate_reg */ 159 1.1 jmcneill __BIT(10), /* gate_mask */ 160 1.1 jmcneill 0), 161 1.1 jmcneill /* XXX TODO: CRU_CLKGATE1_CON bit 11 (clk_uart1_frac_src_gate_en) */ 162 1.1 jmcneill RK_COMPOSITE_FRAC(0, "clk_uart1_frac", "clk_uart1_div", 163 1.1 jmcneill CLKSEL_CON(18), /* fracdiv_reg */ 164 1.1 jmcneill 0), 165 1.1 jmcneill RK_COMPOSITE_NOMUX(0, "clk_uart2_div", "uart_src", 166 1.1 jmcneill CLKSEL_CON(15), /* div_reg */ 167 1.1 jmcneill __BITS(6,0), /* div_mask */ 168 1.1 jmcneill CLKGATE_CON(1), /* gate_reg */ 169 1.1 jmcneill __BIT(12), /* gate_mask */ 170 1.1 jmcneill 0), 171 1.1 jmcneill /* XXX TODO: CRU_CLKGATE1_CON bit 13 (clk_uart2_frac_src_gate_en) */ 172 1.1 jmcneill RK_COMPOSITE_FRAC(0, "clk_uart2_frac", "clk_uart2_div", 173 1.1 jmcneill CLKSEL_CON(19), /* fracdiv_reg */ 174 1.1 jmcneill 0), 175 1.1 jmcneill RK_COMPOSITE_NOMUX(0, "clk_uart3_div", "uart_src", 176 1.1 jmcneill CLKSEL_CON(16), /* div_reg */ 177 1.1 jmcneill __BITS(6,0), /* div_mask */ 178 1.1 jmcneill CLKGATE_CON(1), /* gate_reg */ 179 1.1 jmcneill __BIT(14), /* gate_mask */ 180 1.1 jmcneill 0), 181 1.1 jmcneill /* XXX TODO: CRU_CLKGATE1_CON bit 15 (clk_uart3_frac_src_gate_en) */ 182 1.1 jmcneill RK_COMPOSITE_FRAC(0, "clk_uart3_frac", "clk_uart3_div", 183 1.1 jmcneill CLKSEL_CON(20), /* fracdiv_reg */ 184 1.1 jmcneill 0), 185 1.1 jmcneill RK_COMPOSITE_NOMUX(0, "clk_uart4_div", "uart_src", 186 1.1 jmcneill CLKSEL_CON(3), /* div_reg */ 187 1.1 jmcneill __BITS(6,0), /* div_mask */ 188 1.1 jmcneill CLKGATE_CON(2), /* gate_reg */ 189 1.1 jmcneill __BIT(12), /* gate_mask */ 190 1.1 jmcneill 0), 191 1.1 jmcneill /* XXX TODO: CRU_CLKGATE2_CON bit 13 (clk_uart4_frac_src_gate_en) */ 192 1.1 jmcneill RK_COMPOSITE_FRAC(0, "clk_uart4_frac", "clk_uart4_div", 193 1.1 jmcneill CLKSEL_CON(7), /* fracdiv_reg */ 194 1.1 jmcneill 0), 195 1.1 jmcneill 196 1.1 jmcneill /* SD/eMMC/SDIO */ 197 1.1 jmcneill RK_COMPOSITE(RK3288_SCLK_SDMMC, "sclk_sdmmc", mmc_parents, 198 1.1 jmcneill CLKSEL_CON(11), /* muxdiv_reg */ 199 1.1 jmcneill __BITS(7,6), /* mux_mask */ 200 1.1 jmcneill __BITS(5,0), /* div_mask */ 201 1.1 jmcneill CLKGATE_CON(13), /* gate_reg */ 202 1.1 jmcneill __BIT(0), /* gate_mask */ 203 1.1 jmcneill 0), 204 1.1 jmcneill RK_COMPOSITE(RK3288_SCLK_SDIO0, "sclk_sdio0", mmc_parents, 205 1.1 jmcneill CLKSEL_CON(12), /* muxdiv_reg */ 206 1.1 jmcneill __BITS(7,6), /* mux_mask */ 207 1.1 jmcneill __BITS(5,0), /* div_mask */ 208 1.1 jmcneill CLKGATE_CON(13), /* gate_reg */ 209 1.1 jmcneill __BIT(1), /* gate_mask */ 210 1.1 jmcneill 0), 211 1.1 jmcneill RK_COMPOSITE(RK3288_SCLK_SDIO1, "sclk_sdio1", mmc_parents, 212 1.1 jmcneill CLKSEL_CON(34), /* muxdiv_reg */ 213 1.1 jmcneill __BITS(15,14), /* mux_mask */ 214 1.1 jmcneill __BITS(13,8), /* div_mask */ 215 1.1 jmcneill CLKGATE_CON(13), /* gate_reg */ 216 1.1 jmcneill __BIT(2), /* gate_mask */ 217 1.1 jmcneill 0), 218 1.1 jmcneill RK_COMPOSITE(RK3288_SCLK_EMMC, "sclk_emmc", mmc_parents, 219 1.1 jmcneill CLKSEL_CON(12), /* muxdiv_reg */ 220 1.1 jmcneill __BITS(15,14), /* mux_mask */ 221 1.1 jmcneill __BITS(13,8), /* div_mask */ 222 1.1 jmcneill CLKGATE_CON(13), /* gate_reg */ 223 1.1 jmcneill __BIT(3), /* gate_mask */ 224 1.1 jmcneill 0), 225 1.1 jmcneill 226 1.1 jmcneill /* MAC */ 227 1.1 jmcneill RK_COMPOSITE(0, "mac_pll_src", mux_npll_cpll_gpll_parents, 228 1.1 jmcneill CLKSEL_CON(21), /* muxdiv_reg */ 229 1.1 jmcneill __BITS(1,0), /* mux_mask */ 230 1.1 jmcneill __BITS(12,8), /* div_mask */ 231 1.1 jmcneill CLKGATE_CON(2), /* gate_reg */ 232 1.1 jmcneill __BIT(5), /* gate_mask */ 233 1.1 jmcneill 0), 234 1.1 jmcneill 235 1.2 jmcneill /* Crypto */ 236 1.2 jmcneill RK_COMPOSITE_NOMUX(RK3288_SCLK_CRYPTO, "crypto", "aclk_cpu_pre", 237 1.2 jmcneill CLKSEL_CON(26), /* div_reg */ 238 1.2 jmcneill __BITS(7,6), /* div_mask */ 239 1.2 jmcneill CLKGATE_CON(5), /* gate_reg */ 240 1.2 jmcneill __BIT(4), /* gate_mask */ 241 1.2 jmcneill 0), 242 1.2 jmcneill 243 1.4 jmcneill /* SPI */ 244 1.4 jmcneill RK_COMPOSITE(RK3288_SCLK_SPI0, "sclk_spi0", mux_2plls_parents, 245 1.4 jmcneill CLKSEL_CON(25), /* muxdiv_reg */ 246 1.4 jmcneill __BIT(7), /* mux_mask */ 247 1.4 jmcneill __BITS(6,0), /* div_mask */ 248 1.4 jmcneill CLKGATE_CON(2), /* gate_reg */ 249 1.4 jmcneill __BIT(9), /* gate_mask */ 250 1.4 jmcneill 0), 251 1.4 jmcneill RK_COMPOSITE(RK3288_SCLK_SPI1, "sclk_spi1", mux_2plls_parents, 252 1.4 jmcneill CLKSEL_CON(25), /* muxdiv_reg */ 253 1.4 jmcneill __BIT(15), /* mux_mask */ 254 1.4 jmcneill __BITS(14,8), /* div_mask */ 255 1.4 jmcneill CLKGATE_CON(2), /* gate_reg */ 256 1.4 jmcneill __BIT(10), /* gate_mask */ 257 1.4 jmcneill 0), 258 1.4 jmcneill RK_COMPOSITE(RK3288_SCLK_SPI2, "sclk_spi2", mux_2plls_parents, 259 1.4 jmcneill CLKSEL_CON(39), /* muxdiv_reg */ 260 1.4 jmcneill __BIT(7), /* mux_mask */ 261 1.4 jmcneill __BITS(6,0), /* div_mask */ 262 1.4 jmcneill CLKGATE_CON(2), /* gate_reg */ 263 1.4 jmcneill __BIT(11), /* gate_mask */ 264 1.4 jmcneill 0), 265 1.4 jmcneill 266 1.5 jmcneill /* TSADC */ 267 1.5 jmcneill RK_COMPOSITE_NOMUX(RK3288_SCLK_TSADC, "sclk_tsadc", "xin32k", 268 1.5 jmcneill CLKSEL_CON(2), /* div_reg */ 269 1.5 jmcneill __BITS(5,0), /* div_mask */ 270 1.5 jmcneill CLKGATE_CON(2), /* gate_reg */ 271 1.5 jmcneill __BIT(7), /* gate_mask */ 272 1.5 jmcneill 0), 273 1.5 jmcneill 274 1.3 jmcneill RK_DIV(0, "aclk_cpu_pre", "aclk_cpu_src", CLKSEL_CON(1), __BITS(2,0), 0), 275 1.1 jmcneill RK_DIV(0, "clk_24m", "xin24m", CLKSEL_CON(2), __BITS(12,8), 0), 276 1.1 jmcneill RK_DIV(0, "pclk_pd_alive", "gpll", CLKSEL_CON(33), __BITS(12,8), 0), 277 1.1 jmcneill 278 1.1 jmcneill RK_MUX(RK3288_SCLK_UART0, "sclk_uart0", uart0_parents, CLKSEL_CON(13), __BITS(9,8)), 279 1.1 jmcneill RK_MUX(RK3288_SCLK_UART1, "sclk_uart1", uart1_parents, CLKSEL_CON(14), __BITS(9,8)), 280 1.1 jmcneill RK_MUX(RK3288_SCLK_UART2, "sclk_uart2", uart2_parents, CLKSEL_CON(15), __BITS(9,8)), 281 1.1 jmcneill RK_MUX(RK3288_SCLK_UART3, "sclk_uart3", uart3_parents, CLKSEL_CON(16), __BITS(9,8)), 282 1.1 jmcneill RK_MUX(RK3288_SCLK_UART4, "sclk_uart4", uart4_parents, CLKSEL_CON(3), __BITS(9,8)), 283 1.1 jmcneill RK_MUX(0, "uart_src", mux_2plls_parents, CLKSEL_CON(15), __BIT(15)), 284 1.1 jmcneill RK_MUX(RK3288_SCLK_MAC, "mac_clk", mac_parents, CLKSEL_CON(21), __BIT(4)), 285 1.1 jmcneill 286 1.2 jmcneill RK_GATE(RK3288_ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", CLKGATE_CON(0), 3), 287 1.1 jmcneill RK_GATE(0, "gpll_aclk_cpu", "gpll", CLKGATE_CON(0), 10), 288 1.1 jmcneill RK_GATE(0, "cpll_aclk_cpu", "cpll", CLKGATE_CON(0), 11), 289 1.1 jmcneill RK_GATE(RK3288_ACLK_PERI, "aclk_peri", "aclk_peri_src", CLKGATE_CON(2), 1), 290 1.1 jmcneill RK_GATE(RK3288_SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", CLKGATE_CON(5), 0), 291 1.1 jmcneill RK_GATE(RK3288_SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", CLKGATE_CON(5), 1), 292 1.1 jmcneill RK_GATE(RK3288_SCLK_MACREF, "sclk_macref", "mac_clk", CLKGATE_CON(5), 2), 293 1.1 jmcneill RK_GATE(RK3288_SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", CLKGATE_CON(5), 3), 294 1.4 jmcneill RK_GATE(RK3288_PCLK_SPI0, "pclk_spi0", "pclk_peri", CLKGATE_CON(6), 4), 295 1.4 jmcneill RK_GATE(RK3288_PCLK_SPI1, "pclk_spi1", "pclk_peri", CLKGATE_CON(6), 5), 296 1.4 jmcneill RK_GATE(RK3288_PCLK_SPI2, "pclk_spi2", "pclk_peri", CLKGATE_CON(6), 6), 297 1.1 jmcneill RK_GATE(RK3288_PCLK_I2C1, "pclk_i2c1", "pclk_peri", CLKGATE_CON(6), 13), 298 1.1 jmcneill RK_GATE(RK3288_PCLK_I2C3, "pclk_i2c3", "pclk_peri", CLKGATE_CON(6), 14), 299 1.1 jmcneill RK_GATE(RK3288_PCLK_I2C4, "pclk_i2c4", "pclk_peri", CLKGATE_CON(6), 15), 300 1.1 jmcneill RK_GATE(RK3288_PCLK_I2C5, "pclk_i2c5", "pclk_peri", CLKGATE_CON(7), 0), 301 1.5 jmcneill RK_GATE(RK3288_PCLK_TSADC, "pclk_tsadc", "pclk_peri", CLKGATE_CON(7), 2), 302 1.1 jmcneill RK_GATE(RK3288_HCLK_USBHOST0, "hclk_host0", "hclk_peri", CLKGATE_CON(7), 6), 303 1.1 jmcneill RK_GATE(RK3288_HCLK_USBHOST1, "hclk_host1", "hclk_peri", CLKGATE_CON(7), 7), 304 1.1 jmcneill RK_GATE(RK3288_HCLK_HSIC, "hclk_hsic", "hclk_peri", CLKGATE_CON(7), 8), 305 1.1 jmcneill RK_GATE(RK3288_PCLK_GMAC, "pclk_gmac", "pclk_peri", CLKGATE_CON(8), 1), 306 1.1 jmcneill RK_GATE(RK3288_HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", CLKGATE_CON(8), 3), 307 1.1 jmcneill RK_GATE(RK3288_HCLK_SDIO0, "hclk_sdio0", "hclk_peri", CLKGATE_CON(8), 4), 308 1.1 jmcneill RK_GATE(RK3288_HCLK_SDIO1, "hclk_sdio1", "hclk_peri", CLKGATE_CON(8), 5), 309 1.1 jmcneill RK_GATE(RK3288_ACLK_GMAC, "aclk_gmac", "aclk_peri", CLKGATE_CON(8), 0), 310 1.1 jmcneill RK_GATE(RK3288_HCLK_EMMC, "hclk_emmc", "hclk_peri", CLKGATE_CON(8), 6), 311 1.1 jmcneill RK_GATE(RK3288_PCLK_I2C0, "pclk_i2c0", "pclk_cpu", CLKGATE_CON(10), 2), 312 1.1 jmcneill RK_GATE(RK3288_PCLK_I2C2, "pclk_i2c2", "pclk_cpu", CLKGATE_CON(10), 3), 313 1.2 jmcneill RK_GATE(RK3288_ACLK_DMAC1, "aclk_dmac1", "aclk_cpu", CLKGATE_CON(10), 12), 314 1.2 jmcneill RK_GATE(RK3288_ACLK_CRYPTO, "aclk_crypto", "aclk_cpu", CLKGATE_CON(11), 6), 315 1.2 jmcneill RK_GATE(RK3288_HCLK_CRYPTO, "hclk_crypto", "hclk_cpu", CLKGATE_CON(11), 7), 316 1.1 jmcneill RK_GATE(RK3288_PCLK_UART2, "pclk_uart2", "pclk_cpu", CLKGATE_CON(11), 9), 317 1.4 jmcneill RK_GATE(RK3288_PCLK_RKPWM, "pclk_rkpwm", "pclk_cpu", CLKGATE_CON(11), 11), 318 1.1 jmcneill RK_GATE(RK3288_SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLKGATE_CON(13), 4), 319 1.1 jmcneill RK_GATE(RK3288_SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", CLKGATE_CON(13), 5), 320 1.1 jmcneill RK_GATE(RK3288_SCLK_OTGPHY2, "sclk_otgphy2", "xin24m", CLKGATE_CON(13), 6), 321 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", CLKGATE_CON(14), 1), 322 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", CLKGATE_CON(14), 2), 323 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", CLKGATE_CON(14), 3), 324 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO4, "pclk_gpio4", "pclk_pd_alive", CLKGATE_CON(14), 4), 325 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO5, "pclk_gpio5", "pclk_pd_alive", CLKGATE_CON(14), 5), 326 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO6, "pclk_gpio6", "pclk_pd_alive", CLKGATE_CON(14), 6), 327 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO7, "pclk_gpio7", "pclk_pd_alive", CLKGATE_CON(14), 7), 328 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO8, "pclk_gpio8", "pclk_pd_alive", CLKGATE_CON(14), 8), 329 1.1 jmcneill RK_GATE(RK3288_PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", CLKGATE_CON(17), 4), 330 1.2 jmcneill RK_SECURE_GATE(RK3288_PCLK_WDT, "pclk_wdt", "pclk_pd_alive"), 331 1.1 jmcneill }; 332 1.1 jmcneill 333 1.1 jmcneill static int 334 1.1 jmcneill rk3288_cru_match(device_t parent, cfdata_t cf, void *aux) 335 1.1 jmcneill { 336 1.1 jmcneill struct fdt_attach_args * const faa = aux; 337 1.1 jmcneill 338 1.1 jmcneill return of_compatible_match(faa->faa_phandle, compat_data); 339 1.1 jmcneill } 340 1.1 jmcneill 341 1.1 jmcneill static void 342 1.1 jmcneill rk3288_cru_attach(device_t parent, device_t self, void *aux) 343 1.1 jmcneill { 344 1.1 jmcneill struct rk_cru_softc * const sc = device_private(self); 345 1.1 jmcneill struct fdt_attach_args * const faa = aux; 346 1.1 jmcneill 347 1.1 jmcneill sc->sc_dev = self; 348 1.1 jmcneill sc->sc_phandle = faa->faa_phandle; 349 1.1 jmcneill sc->sc_bst = faa->faa_bst; 350 1.1 jmcneill 351 1.1 jmcneill sc->sc_clks = rk3288_cru_clks; 352 1.1 jmcneill sc->sc_nclks = __arraycount(rk3288_cru_clks); 353 1.1 jmcneill 354 1.1 jmcneill sc->sc_grf_soc_status = 0x0284; 355 1.1 jmcneill sc->sc_softrst_base = SOFTRST_CON(0); 356 1.1 jmcneill 357 1.1 jmcneill if (rk_cru_attach(sc) != 0) 358 1.1 jmcneill return; 359 1.1 jmcneill 360 1.1 jmcneill aprint_naive("\n"); 361 1.1 jmcneill aprint_normal(": RK3288 CRU\n"); 362 1.1 jmcneill 363 1.1 jmcneill rk_cru_print(sc); 364 1.1 jmcneill } 365