1 1.23 skrll /* $NetBSD: rk3399_pcie.c,v 1.23 2024/11/21 07:15:00 skrll Exp $ */ 2 1.1 jakllsch /* 3 1.1 jakllsch * Copyright (c) 2018 Mark Kettenis <kettenis (at) openbsd.org> 4 1.1 jakllsch * 5 1.1 jakllsch * Permission to use, copy, modify, and distribute this software for any 6 1.1 jakllsch * purpose with or without fee is hereby granted, provided that the above 7 1.1 jakllsch * copyright notice and this permission notice appear in all copies. 8 1.1 jakllsch * 9 1.1 jakllsch * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10 1.1 jakllsch * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11 1.1 jakllsch * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12 1.1 jakllsch * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13 1.1 jakllsch * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14 1.1 jakllsch * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15 1.1 jakllsch * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16 1.1 jakllsch */ 17 1.1 jakllsch 18 1.1 jakllsch #include <sys/cdefs.h> 19 1.1 jakllsch 20 1.23 skrll __KERNEL_RCSID(1, "$NetBSD: rk3399_pcie.c,v 1.23 2024/11/21 07:15:00 skrll Exp $"); 21 1.1 jakllsch 22 1.1 jakllsch #include <sys/param.h> 23 1.1 jakllsch #include <sys/systm.h> 24 1.1 jakllsch #include <sys/bitops.h> 25 1.1 jakllsch #include <sys/device.h> 26 1.1 jakllsch #include <sys/kmem.h> 27 1.1 jakllsch 28 1.1 jakllsch #include <machine/intr.h> 29 1.1 jakllsch #include <sys/bus.h> 30 1.1 jakllsch #include <dev/fdt/fdtvar.h> 31 1.1 jakllsch #include <dev/fdt/syscon.h> 32 1.1 jakllsch #include <arm/cpufunc.h> 33 1.1 jakllsch 34 1.1 jakllsch #include <dev/pci/pcidevs.h> 35 1.1 jakllsch #include <dev/pci/pcireg.h> 36 1.1 jakllsch #include <dev/pci/pcivar.h> 37 1.1 jakllsch #include <dev/pci/pciconf.h> 38 1.1 jakllsch 39 1.1 jakllsch #include <arm/fdt/pcihost_fdtvar.h> 40 1.1 jakllsch #include <sys/gpio.h> 41 1.1 jakllsch 42 1.1 jakllsch #define SETREG(m, v) ((m)<<16|__SHIFTIN((v), (m))) 43 1.1 jakllsch #define GETREG(m, v) (__SHIFTOUT((v), (m))) 44 1.1 jakllsch 45 1.1 jakllsch /* APB region */ 46 1.1 jakllsch #define PCIE_CLIENT_BASE 0x000000 47 1.1 jakllsch #define PCIE_CLIENT_BASIC_STRAP_CONF 0x0000 48 1.1 jakllsch #define PCBSC_PCIE_GEN_SEL __BIT(7) 49 1.1 jakllsch #define PCBSC_PGS_GEN1 SETREG(PCBSC_PCIE_GEN_SEL, 0) 50 1.1 jakllsch #define PCBSC_PGS_GEN2 SETREG(PCBSC_PCIE_GEN_SEL, 1) 51 1.1 jakllsch #define PCBSC_MODE_SELECT __BIT(6) 52 1.1 jakllsch #define PCBSC_MS_ENDPOINT SETREG(PCBSC_MODE_SELECT, 0) 53 1.1 jakllsch #define PCBSC_MS_ROOTPORT SETREG(PCBSC_MODE_SELECT, 1) 54 1.1 jakllsch #define PCBSC_LANE_COUNT __BITS(5,4) 55 1.1 jakllsch #define PCBSC_LC(x) SETREG(PCBSC_LANE_COUNT, ilog2(x)) /* valid for x1,2,4 */ 56 1.1 jakllsch #define PCBSC_ARI_EN SETREG(__BIT(3), 1) /* Alternate Routing ID Enable */ 57 1.1 jakllsch #define PCBSC_SR_IOV_EN SETREG(__BIT(2), 1) 58 1.1 jakllsch #define PCBSC_LINK_TRAIN_EN SETREG(__BIT(1), 1) 59 1.1 jakllsch #define PCBSC_CONF_EN SETREG(__BIT(0), 1) /* Config enable */ 60 1.1 jakllsch #define PCIE_CLIENT_DEBUG_OUT_0 0x003c 61 1.1 jakllsch #define PCIE_CLIENT_DEBUG_OUT_1 0x0040 62 1.1 jakllsch #define PCIE_CLIENT_BASIC_STATUS0 0x0044 63 1.1 jakllsch #define PCIE_CLIENT_BASIC_STATUS1 0x0048 64 1.1 jakllsch #define PCBS1_LINK_ST(x) (u_int)__SHIFTOUT((x), __BITS(21,20)) 65 1.1 jakllsch #define PCBS1_LS_NO_RECV 0 /* no receivers */ 66 1.1 jakllsch #define PCBS1_LS_TRAINING 1 /* link training */ 67 1.1 jakllsch #define PCBS1_LS_DL_INIT 2 /* link up, DL init progressing */ 68 1.1 jakllsch #define PCBS1_LS_DL_DONE 3 /* link up, DL init complete */ 69 1.1 jakllsch #define PCIE_CLIENT_INT_MASK 0x004c 70 1.1 jakllsch #define PCIM_INTx_MASK(x) SETREG(__BIT((x)+5), 1) 71 1.1 jakllsch #define PCIM_INTx_ENAB(x) SETREG(__BIT((x)+5), 0) 72 1.1 jakllsch 73 1.1 jakllsch #define PCIE_CORE_BASE 0x800000 74 1.1 jakllsch #define PCIE_RC_NORMAL_BASE (PCIE_CORE_BASE + 0x00000) 75 1.1 jakllsch 76 1.1 jakllsch #define PCIE_LM_BASE 0x900000 77 1.1 jakllsch #define PCIE_LM_CORE_CTRL (PCIE_LM_BASE + 0x00) 78 1.1 jakllsch #define PCIE_CORE_PL_CONF_SPEED_5G 0x00000008 79 1.1 jakllsch #define PCIE_CORE_PL_CONF_SPEED_MASK 0x00000018 80 1.1 jakllsch #define PCIE_CORE_PL_CONF_LANE_MASK 0x00000006 81 1.1 jakllsch #define PCIE_CORE_PL_CONF_LANE_SHIFT 1 82 1.1 jakllsch #define PCIE_LM_PLC1 (PCIE_LM_BASE + 0x04) 83 1.1 jakllsch #define PCIE_LM_PLC1_FTS_MASK __BITS(23, 8) 84 1.1 jakllsch #define PCIE_LM_VENDOR_ID (PCIE_LM_BASE + 0x44) 85 1.1 jakllsch #define PCIE_LM_LINKWIDTH (PCIE_LM_BASE + 0x50) 86 1.1 jakllsch #define PCIE_LM_LANEMAP (PCIE_LM_BASE + 0x200) 87 1.1 jakllsch #define PCIE_LM_DEBUG_MUX_CONTROL (PCIE_LM_BASE + 0x208) 88 1.1 jakllsch #define PCIE_LM_RCBAR (PCIE_LM_BASE + 0x300) 89 1.1 jakllsch #define PCIE_LM_RCBARPME __BIT(17) 90 1.1 jakllsch #define PCIE_LM_RCBARPMS __BIT(18) 91 1.1 jakllsch #define PCIE_LM_RCBARPIE __BIT(19) 92 1.1 jakllsch #define PCIE_LM_RCBARPIS __BIT(20) 93 1.1 jakllsch 94 1.1 jakllsch #define PCIE_RC_BASE 0xa00000 95 1.1 jakllsch #define PCIE_RC_CONFIG_DCSR (PCIE_RC_BASE + 0x0c0 + PCIE_DCSR) 96 1.1 jakllsch #define PCIE_RC_PCIE_LCAP (PCIE_RC_BASE + 0x0c0 + PCIE_LCAP) 97 1.1 jakllsch #define PCIE_RC_CONFIG_LCSR (PCIE_RC_BASE + 0x0c0 + PCIE_LCSR) 98 1.1 jakllsch #define PCIE_RC_CONFIG_THP_CAP (PCIE_RC_BASE + 0x274) 99 1.1 jakllsch #define PCIE_RC_CONFIG_THP_CAP_NEXT_MASK __BITS(31, 20) 100 1.1 jakllsch 101 1.1 jakllsch 102 1.1 jakllsch #define PCIE_ATR_BASE 0xc00000 103 1.1 jakllsch #define PCIE_ATR_OB_ADDR0(i) (PCIE_ATR_BASE + 0x000 + (i) * 0x20) 104 1.1 jakllsch #define PCIE_ATR_OB_ADDR1(i) (PCIE_ATR_BASE + 0x004 + (i) * 0x20) 105 1.1 jakllsch #define PCIE_ATR_OB_DESC0(i) (PCIE_ATR_BASE + 0x008 + (i) * 0x20) 106 1.1 jakllsch #define PCIE_ATR_OB_DESC1(i) (PCIE_ATR_BASE + 0x00c + (i) * 0x20) 107 1.1 jakllsch #define PCIE_ATR_IB_ADDR0(i) (PCIE_ATR_BASE + 0x800 + (i) * 0x8) 108 1.1 jakllsch #define PCIE_ATR_IB_ADDR1(i) (PCIE_ATR_BASE + 0x804 + (i) * 0x8) 109 1.1 jakllsch #define PCIE_ATR_HDR_MEM 0x2 110 1.1 jakllsch #define PCIE_ATR_HDR_IO 0x6 111 1.1 jakllsch #define PCIE_ATR_HDR_CFG_TYPE0 0xa 112 1.1 jakllsch #define PCIE_ATR_HDR_CFG_TYPE1 0xb 113 1.1 jakllsch #define PCIE_ATR_HDR_RID __BIT(23) 114 1.1 jakllsch 115 1.1 jakllsch /* AXI region */ 116 1.1 jakllsch #define PCIE_ATR_OB_REGION0_SIZE (32 * 1024 * 1024) 117 1.1 jakllsch #define PCIE_ATR_OB_REGION_SIZE (1 * 1024 * 1024) 118 1.1 jakllsch 119 1.1 jakllsch #define HREAD4(sc, reg) \ 120 1.5 mrg bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg)) 121 1.1 jakllsch #define HWRITE4(sc, reg, val) \ 122 1.1 jakllsch bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val)) 123 1.8 jmcneill #define AXIPEEK4(sc, reg, valp) \ 124 1.8 jmcneill bus_space_peek_4((sc)->sc_iot, (sc)->sc_axi_ioh, (reg), (valp)) 125 1.8 jmcneill #define AXIPOKE4(sc, reg, val) \ 126 1.8 jmcneill bus_space_poke_4((sc)->sc_iot, (sc)->sc_axi_ioh, (reg), (val)) 127 1.1 jakllsch 128 1.1 jakllsch struct rkpcie_softc { 129 1.1 jakllsch struct pcihost_softc sc_phsc; 130 1.1 jakllsch bus_space_tag_t sc_iot; 131 1.1 jakllsch bus_space_handle_t sc_ioh; 132 1.3 jmcneill bus_space_handle_t sc_axi_ioh; 133 1.1 jakllsch bus_addr_t sc_axi_addr; 134 1.1 jakllsch bus_addr_t sc_apb_addr; 135 1.1 jakllsch bus_size_t sc_axi_size; 136 1.1 jakllsch bus_size_t sc_apb_size; 137 1.12 tnn kmutex_t sc_conf_lock; 138 1.2 jmcneill }; 139 1.2 jmcneill 140 1.1 jakllsch static int rkpcie_match(device_t, cfdata_t, void *); 141 1.1 jakllsch static void rkpcie_attach(device_t, device_t, void *); 142 1.1 jakllsch 143 1.1 jakllsch CFATTACH_DECL_NEW(rkpcie, sizeof(struct rkpcie_softc), 144 1.1 jakllsch rkpcie_match, rkpcie_attach, NULL, NULL); 145 1.1 jakllsch 146 1.15 thorpej static const struct device_compatible_entry compat_data[] = { 147 1.15 thorpej { .compat = "rockchip,rk3399-pcie" }, 148 1.15 thorpej DEVICE_COMPAT_EOL 149 1.15 thorpej }; 150 1.15 thorpej 151 1.1 jakllsch static int 152 1.1 jakllsch rkpcie_match(device_t parent, cfdata_t cf, void *aux) 153 1.1 jakllsch { 154 1.1 jakllsch struct fdt_attach_args *faa = aux; 155 1.1 jakllsch 156 1.15 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 157 1.1 jakllsch } 158 1.1 jakllsch 159 1.1 jakllsch static void rkpcie_atr_init(struct rkpcie_softc *); 160 1.1 jakllsch 161 1.1 jakllsch static int rkpcie_bus_maxdevs(void *, int); 162 1.1 jakllsch static pcitag_t rkpcie_make_tag(void *, int, int, int); 163 1.1 jakllsch static void rkpcie_decompose_tag(void *, pcitag_t, int *, int *, int *); 164 1.1 jakllsch static pcireg_t rkpcie_conf_read(void *, pcitag_t, int); 165 1.1 jakllsch static void rkpcie_conf_write(void *, pcitag_t, int, pcireg_t); 166 1.1 jakllsch static int rkpcie_conf_hook(void *, int, int, int, pcireg_t); 167 1.1 jakllsch 168 1.1 jakllsch static struct fdtbus_interrupt_controller_func rkpcie_intrfuncs; 169 1.1 jakllsch 170 1.1 jakllsch static inline void 171 1.1 jakllsch clock_enable_all(int phandle) 172 1.1 jakllsch { 173 1.1 jakllsch for (u_int i = 0; i < 4; i++) { 174 1.1 jakllsch struct clk * clk = fdtbus_clock_get_index(phandle, i); 175 1.1 jakllsch if (clk == NULL) 176 1.1 jakllsch continue; 177 1.1 jakllsch if (clk_enable(clk) != 0) 178 1.1 jakllsch continue; 179 1.1 jakllsch } 180 1.1 jakllsch } 181 1.1 jakllsch 182 1.1 jakllsch static void 183 1.1 jakllsch reset_assert(int phandle, const char *name) 184 1.1 jakllsch { 185 1.1 jakllsch struct fdtbus_reset *rst; 186 1.1 jakllsch 187 1.1 jakllsch rst = fdtbus_reset_get(phandle, name); 188 1.1 jakllsch fdtbus_reset_assert(rst); 189 1.1 jakllsch fdtbus_reset_put(rst); 190 1.1 jakllsch } 191 1.1 jakllsch 192 1.1 jakllsch static void 193 1.1 jakllsch reset_deassert(int phandle, const char *name) 194 1.1 jakllsch { 195 1.1 jakllsch struct fdtbus_reset *rst; 196 1.1 jakllsch 197 1.1 jakllsch rst = fdtbus_reset_get(phandle, name); 198 1.1 jakllsch fdtbus_reset_deassert(rst); 199 1.1 jakllsch fdtbus_reset_put(rst); 200 1.1 jakllsch } 201 1.1 jakllsch 202 1.1 jakllsch static void 203 1.1 jakllsch rkpcie_attach(device_t parent, device_t self, void *aux) 204 1.1 jakllsch { 205 1.1 jakllsch struct rkpcie_softc *sc = device_private(self); 206 1.1 jakllsch struct pcihost_softc * const phsc = &sc->sc_phsc; 207 1.1 jakllsch struct fdt_attach_args *faa = aux; 208 1.1 jakllsch struct fdtbus_gpio_pin *ep_gpio; 209 1.16 mrg u_int max_link_speed, num_lanes, bus_scan_delay_ms; 210 1.4 jmcneill struct fdtbus_phy *phy[4]; 211 1.3 jmcneill const u_int *bus_range; 212 1.1 jakllsch uint32_t status; 213 1.16 mrg uint32_t delayed_ms = 0; 214 1.4 jmcneill int timo, len; 215 1.1 jakllsch 216 1.1 jakllsch phsc->sc_dev = self; 217 1.1 jakllsch phsc->sc_bst = faa->faa_bst; 218 1.17 jmcneill phsc->sc_pci_bst = faa->faa_bst; 219 1.1 jakllsch phsc->sc_dmat = faa->faa_dmat; 220 1.1 jakllsch sc->sc_iot = phsc->sc_bst; 221 1.1 jakllsch phsc->sc_phandle = faa->faa_phandle; 222 1.1 jakllsch const int phandle = phsc->sc_phandle; 223 1.17 jmcneill 224 1.1 jakllsch if (fdtbus_get_reg_byname(faa->faa_phandle, "axi-base", &sc->sc_axi_addr, &sc->sc_axi_size) != 0) { 225 1.1 jakllsch aprint_error(": couldn't get axi registers\n"); 226 1.1 jakllsch return; 227 1.1 jakllsch } 228 1.1 jakllsch if (fdtbus_get_reg_byname(faa->faa_phandle, "apb-base", &sc->sc_apb_addr, &sc->sc_apb_size) != 0) { 229 1.1 jakllsch aprint_error(": couldn't get apb registers\n"); 230 1.1 jakllsch sc->sc_axi_size = 0; 231 1.1 jakllsch return; 232 1.1 jakllsch } 233 1.1 jakllsch 234 1.19 jmcneill const int mapflags = BUS_SPACE_MAP_NONPOSTED; 235 1.9 jmcneill if (bus_space_map(sc->sc_iot, sc->sc_apb_addr, sc->sc_apb_size, mapflags, &sc->sc_ioh) != 0 || 236 1.9 jmcneill bus_space_map(sc->sc_iot, sc->sc_axi_addr, sc->sc_axi_size, mapflags, &sc->sc_axi_ioh) != 0) { 237 1.1 jakllsch printf(": can't map registers\n"); 238 1.1 jakllsch sc->sc_axi_size = 0; 239 1.1 jakllsch sc->sc_apb_size = 0; 240 1.1 jakllsch return; 241 1.1 jakllsch } 242 1.1 jakllsch 243 1.1 jakllsch aprint_naive("\n"); 244 1.1 jakllsch aprint_normal(": RK3399 PCIe\n"); 245 1.1 jakllsch 246 1.1 jakllsch struct fdtbus_regulator *regulator; 247 1.1 jakllsch regulator = fdtbus_regulator_acquire(phandle, "vpcie3v3-supply"); 248 1.7 jmcneill if (regulator != NULL) { 249 1.7 jmcneill fdtbus_regulator_enable(regulator); 250 1.7 jmcneill fdtbus_regulator_release(regulator); 251 1.7 jmcneill } 252 1.21 skrll 253 1.1 jakllsch fdtbus_clock_assign(phandle); 254 1.1 jakllsch clock_enable_all(phandle); 255 1.1 jakllsch 256 1.1 jakllsch ep_gpio = fdtbus_gpio_acquire(phandle, "ep-gpios", GPIO_PIN_OUTPUT); 257 1.4 jmcneill 258 1.18 mrg /* 259 1.18 mrg * Let board-specific properties override the default, which is set 260 1.18 mrg * to PCIe 1.x, due to errata in the RK3399 CPU. We don't know exactly 261 1.18 mrg * what these errata involved (not public), but posts from the 262 1.18 mrg * @rock-chips.com domain to u-boot and linux-kernel lists indicate 263 1.18 mrg * that there is a errata related to this, and indeed, the Datasheet 264 1.20 andvar * since at least Rev 1.6 and including the latest Rev 1.8 say that the 265 1.18 mrg * PCIe can handle 2.5GT/s (ie, PCIe 1.x). 266 1.18 mrg */ 267 1.4 jmcneill if (of_getprop_uint32(phandle, "max-link-speed", &max_link_speed) != 0) 268 1.18 mrg max_link_speed = 1; 269 1.4 jmcneill if (of_getprop_uint32(phandle, "num-lanes", &num_lanes) != 0) 270 1.4 jmcneill num_lanes = 1; 271 1.4 jmcneill 272 1.16 mrg /* 273 1.16 mrg * If the DT has a "bus-scan-delay-ms" property, delay attaching the 274 1.16 mrg * PCI bus this many microseconds. 275 1.16 mrg */ 276 1.16 mrg if (of_getprop_uint32(phandle, "bus-scan-delay-ms", 277 1.16 mrg &bus_scan_delay_ms) != 0) 278 1.16 mrg bus_scan_delay_ms = 0; 279 1.16 mrg 280 1.1 jakllsch again: 281 1.1 jakllsch fdtbus_gpio_write(ep_gpio, 0); 282 1.1 jakllsch 283 1.1 jakllsch reset_assert(phandle, "aclk"); 284 1.1 jakllsch reset_assert(phandle, "pclk"); 285 1.1 jakllsch reset_assert(phandle, "pm"); 286 1.1 jakllsch 287 1.1 jakllsch memset(phy, 0, sizeof(phy)); 288 1.1 jakllsch phy[0] = fdtbus_phy_get(phandle, "pcie-phy-0"); 289 1.1 jakllsch if (phy[0] == NULL) { 290 1.1 jakllsch phy[0] = fdtbus_phy_get(phandle, "pcie-phy"); 291 1.1 jakllsch } else { 292 1.1 jakllsch phy[1] = fdtbus_phy_get(phandle, "pcie-phy-1"); 293 1.1 jakllsch phy[2] = fdtbus_phy_get(phandle, "pcie-phy-2"); 294 1.1 jakllsch phy[3] = fdtbus_phy_get(phandle, "pcie-phy-3"); 295 1.1 jakllsch } 296 1.1 jakllsch 297 1.1 jakllsch reset_assert(phandle, "core"); 298 1.1 jakllsch reset_assert(phandle, "mgmt"); 299 1.1 jakllsch reset_assert(phandle, "mgmt-sticky"); 300 1.1 jakllsch reset_assert(phandle, "pipe"); 301 1.1 jakllsch 302 1.11 tnn delay(1000); /* TPERST. use 1ms */ 303 1.16 mrg delayed_ms += 1; 304 1.21 skrll 305 1.1 jakllsch reset_deassert(phandle, "pm"); 306 1.1 jakllsch reset_deassert(phandle, "aclk"); 307 1.1 jakllsch reset_deassert(phandle, "pclk"); 308 1.1 jakllsch 309 1.4 jmcneill if (max_link_speed == 1) 310 1.1 jakllsch HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_PGS_GEN1); 311 1.1 jakllsch else 312 1.1 jakllsch HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_PGS_GEN2); 313 1.1 jakllsch 314 1.1 jakllsch /* Switch into Root Complex mode. */ 315 1.1 jakllsch HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, 316 1.4 jmcneill PCBSC_MS_ROOTPORT | PCBSC_CONF_EN | PCBSC_LC(num_lanes)); 317 1.1 jakllsch 318 1.1 jakllsch if (phy[3] && fdtbus_phy_enable(phy[3], true) != 0) { 319 1.1 jakllsch aprint_error(": couldn't enable phy3\n"); 320 1.1 jakllsch } 321 1.1 jakllsch if (phy[2] && fdtbus_phy_enable(phy[2], true) != 0) { 322 1.1 jakllsch aprint_error(": couldn't enable phy2\n"); 323 1.1 jakllsch } 324 1.1 jakllsch if (phy[1] && fdtbus_phy_enable(phy[1], true) != 0) { 325 1.1 jakllsch aprint_error(": couldn't enable phy1\n"); 326 1.1 jakllsch } 327 1.1 jakllsch if (phy[0] && fdtbus_phy_enable(phy[0], true) != 0) { 328 1.1 jakllsch aprint_error(": couldn't enable phy0\n"); 329 1.1 jakllsch } 330 1.1 jakllsch 331 1.1 jakllsch reset_deassert(phandle, "mgmt-sticky"); 332 1.1 jakllsch reset_deassert(phandle, "core"); 333 1.1 jakllsch reset_deassert(phandle, "mgmt"); 334 1.1 jakllsch reset_deassert(phandle, "pipe"); 335 1.1 jakllsch 336 1.11 tnn fdtbus_gpio_write(ep_gpio, 1); 337 1.11 tnn delay(20000); /* 20 ms according to PCI-e BS "Conventional Reset" */ 338 1.16 mrg delayed_ms += 20; 339 1.11 tnn 340 1.1 jakllsch /* Start link training. */ 341 1.1 jakllsch HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_LINK_TRAIN_EN); 342 1.1 jakllsch 343 1.1 jakllsch for (timo = 500; timo > 0; timo--) { 344 1.1 jakllsch status = HREAD4(sc, PCIE_CLIENT_BASIC_STATUS1); 345 1.1 jakllsch if (PCBS1_LINK_ST(status) == PCBS1_LS_DL_DONE) 346 1.1 jakllsch break; 347 1.1 jakllsch delay(1000); 348 1.16 mrg delayed_ms += 1; 349 1.1 jakllsch } 350 1.1 jakllsch if (timo == 0) { 351 1.1 jakllsch device_printf(self, "link training timeout (link_st %u)\n", 352 1.1 jakllsch PCBS1_LINK_ST(status)); 353 1.4 jmcneill if (max_link_speed > 1) { 354 1.4 jmcneill --max_link_speed; 355 1.1 jakllsch goto again; 356 1.1 jakllsch } 357 1.1 jakllsch return; 358 1.1 jakllsch } 359 1.1 jakllsch 360 1.4 jmcneill if (max_link_speed == 2) { 361 1.1 jakllsch HWRITE4(sc, PCIE_RC_CONFIG_LCSR, HREAD4(sc, PCIE_RC_CONFIG_LCSR) | PCIE_LCSR_RETRAIN); 362 1.1 jakllsch for (timo = 500; timo > 0; timo--) { 363 1.1 jakllsch status = HREAD4(sc, PCIE_LM_CORE_CTRL); 364 1.1 jakllsch if ((status & PCIE_CORE_PL_CONF_SPEED_MASK) == PCIE_CORE_PL_CONF_SPEED_5G) 365 1.1 jakllsch break; 366 1.1 jakllsch delay(1000); 367 1.16 mrg delayed_ms += 1; 368 1.1 jakllsch } 369 1.1 jakllsch if (timo == 0) { 370 1.1 jakllsch device_printf(self, "Gen2 link training timeout\n"); 371 1.4 jmcneill --max_link_speed; 372 1.1 jakllsch goto again; 373 1.1 jakllsch } 374 1.1 jakllsch } 375 1.11 tnn delay(80000); /* wait 100 ms before CSR access. already waited 20. */ 376 1.16 mrg delayed_ms += 80; 377 1.1 jakllsch 378 1.1 jakllsch fdtbus_gpio_release(ep_gpio); 379 1.1 jakllsch 380 1.1 jakllsch HWRITE4(sc, PCIE_RC_BASE + PCI_CLASS_REG, 381 1.1 jakllsch PCI_CLASS_BRIDGE << PCI_CLASS_SHIFT | 382 1.1 jakllsch PCI_SUBCLASS_BRIDGE_PCI << PCI_SUBCLASS_SHIFT); 383 1.1 jakllsch 384 1.1 jakllsch /* Initialize Root Complex registers. */ 385 1.1 jakllsch HWRITE4(sc, PCIE_LM_VENDOR_ID, PCI_VENDOR_ROCKCHIP); 386 1.1 jakllsch HWRITE4(sc, PCIE_RC_BASE + PCI_CLASS_REG, 387 1.1 jakllsch PCI_CLASS_BRIDGE << PCI_CLASS_SHIFT | 388 1.1 jakllsch PCI_SUBCLASS_BRIDGE_PCI << PCI_SUBCLASS_SHIFT); 389 1.4 jmcneill HWRITE4(sc, PCIE_LM_RCBAR, PCIE_LM_RCBARPIE | PCIE_LM_RCBARPIS); 390 1.1 jakllsch 391 1.1 jakllsch /* remove L1 substate cap */ 392 1.1 jakllsch status = HREAD4(sc, PCIE_RC_CONFIG_THP_CAP); 393 1.1 jakllsch status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK; 394 1.1 jakllsch HWRITE4(sc, PCIE_RC_CONFIG_THP_CAP, status); 395 1.1 jakllsch 396 1.4 jmcneill if (of_hasprop(phandle, "aspm-no-l0s")) { 397 1.1 jakllsch status = HREAD4(sc, PCIE_RC_PCIE_LCAP); 398 1.1 jakllsch status &= ~__SHIFTIN(1, PCIE_LCAP_ASPM); 399 1.1 jakllsch HWRITE4(sc, PCIE_RC_PCIE_LCAP, status); 400 1.1 jakllsch } 401 1.1 jakllsch 402 1.3 jmcneill /* Default bus ranges */ 403 1.3 jmcneill sc->sc_phsc.sc_bus_min = 0; 404 1.3 jmcneill sc->sc_phsc.sc_bus_max = 31; 405 1.3 jmcneill 406 1.3 jmcneill /* Override bus range from DT */ 407 1.3 jmcneill bus_range = fdtbus_get_prop(phandle, "bus-range", &len); 408 1.3 jmcneill if (len == 8) { 409 1.3 jmcneill sc->sc_phsc.sc_bus_min = be32dec(&bus_range[0]); 410 1.3 jmcneill sc->sc_phsc.sc_bus_max = be32dec(&bus_range[1]); 411 1.2 jmcneill } 412 1.1 jakllsch 413 1.1 jakllsch if (sc->sc_phsc.sc_bus_min != 0) { 414 1.1 jakllsch aprint_error_dev(self, "bus-range doesn't start at 0\n"); 415 1.1 jakllsch return; 416 1.1 jakllsch } 417 1.1 jakllsch 418 1.1 jakllsch /* Configure Address Translation. */ 419 1.1 jakllsch rkpcie_atr_init(sc); 420 1.1 jakllsch 421 1.23 skrll fdtbus_register_interrupt_controller(self, 422 1.23 skrll OF_child(sc->sc_phsc.sc_phandle), &rkpcie_intrfuncs); 423 1.1 jakllsch 424 1.1 jakllsch sc->sc_phsc.sc_type = PCIHOST_ECAM; 425 1.2 jmcneill sc->sc_phsc.sc_pci_flags |= PCI_FLAGS_MSI_OKAY; 426 1.6 jmcneill sc->sc_phsc.sc_pci_flags |= PCI_FLAGS_MSIX_OKAY; 427 1.1 jakllsch pcihost_init(&sc->sc_phsc.sc_pc, sc); 428 1.1 jakllsch sc->sc_phsc.sc_pc.pc_bus_maxdevs = rkpcie_bus_maxdevs; 429 1.1 jakllsch sc->sc_phsc.sc_pc.pc_make_tag = rkpcie_make_tag; 430 1.1 jakllsch sc->sc_phsc.sc_pc.pc_decompose_tag = rkpcie_decompose_tag; 431 1.1 jakllsch sc->sc_phsc.sc_pc.pc_conf_read = rkpcie_conf_read; 432 1.1 jakllsch sc->sc_phsc.sc_pc.pc_conf_write = rkpcie_conf_write; 433 1.1 jakllsch sc->sc_phsc.sc_pc.pc_conf_hook = rkpcie_conf_hook; 434 1.12 tnn 435 1.16 mrg if (bus_scan_delay_ms > delayed_ms) { 436 1.16 mrg uint32_t ms = bus_scan_delay_ms - delayed_ms; 437 1.16 mrg 438 1.16 mrg aprint_verbose_dev(phsc->sc_dev, 439 1.16 mrg "waiting %u extra ms for reset (already waited %u)\n", 440 1.16 mrg ms, delayed_ms); 441 1.16 mrg delay(ms * 1000); 442 1.16 mrg } 443 1.16 mrg 444 1.12 tnn mutex_init(&sc->sc_conf_lock, MUTEX_DEFAULT, IPL_HIGH); 445 1.1 jakllsch pcihost_init2(&sc->sc_phsc); 446 1.1 jakllsch } 447 1.1 jakllsch 448 1.1 jakllsch static void 449 1.1 jakllsch rkpcie_atr_init(struct rkpcie_softc *sc) 450 1.1 jakllsch { 451 1.3 jmcneill const u_int *ranges; 452 1.1 jakllsch bus_addr_t aaddr; 453 1.1 jakllsch bus_addr_t addr; 454 1.4 jmcneill bus_size_t size, resid, offset; 455 1.1 jakllsch uint32_t type; 456 1.3 jmcneill int region, i, ranges_len; 457 1.1 jakllsch 458 1.3 jmcneill /* Use region 0 to map PCI configuration space */ 459 1.12 tnn HWRITE4(sc, PCIE_ATR_OB_ADDR0(0), 20 - 1); 460 1.3 jmcneill HWRITE4(sc, PCIE_ATR_OB_ADDR1(0), 0); 461 1.4 jmcneill HWRITE4(sc, PCIE_ATR_OB_DESC0(0), PCIE_ATR_HDR_CFG_TYPE0 | PCIE_ATR_HDR_RID); 462 1.3 jmcneill HWRITE4(sc, PCIE_ATR_OB_DESC1(0), 0); 463 1.3 jmcneill 464 1.3 jmcneill ranges = fdtbus_get_prop(sc->sc_phsc.sc_phandle, "ranges", &ranges_len); 465 1.3 jmcneill if (ranges == NULL) 466 1.3 jmcneill goto fail; 467 1.3 jmcneill const int ranges_cells = ranges_len / 4; 468 1.1 jakllsch 469 1.2 jmcneill for (i = 0; i < ranges_cells; i += 7) { 470 1.1 jakllsch /* Handle IO and MMIO. */ 471 1.3 jmcneill switch (be32toh(ranges[i]) & 0x03000000) { 472 1.1 jakllsch case 0x01000000: 473 1.1 jakllsch type = PCIE_ATR_HDR_IO; 474 1.1 jakllsch break; 475 1.1 jakllsch case 0x02000000: 476 1.1 jakllsch case 0x03000000: 477 1.1 jakllsch type = PCIE_ATR_HDR_MEM; 478 1.1 jakllsch break; 479 1.1 jakllsch default: 480 1.1 jakllsch continue; 481 1.1 jakllsch } 482 1.1 jakllsch 483 1.3 jmcneill addr = ((uint64_t)be32toh(ranges[i + 1]) << 32) + be32toh(ranges[i + 2]); 484 1.3 jmcneill aaddr = ((uint64_t)be32toh(ranges[i + 3]) << 32) + be32toh(ranges[i + 4]); 485 1.4 jmcneill size = be32toh(ranges[i + 6]); 486 1.1 jakllsch 487 1.1 jakllsch /* Only support mappings aligned on a region boundary. */ 488 1.1 jakllsch if (addr & (PCIE_ATR_OB_REGION_SIZE - 1)) 489 1.1 jakllsch goto fail; 490 1.1 jakllsch if (aaddr & (PCIE_ATR_OB_REGION_SIZE - 1)) 491 1.1 jakllsch goto fail; 492 1.1 jakllsch if (size & (PCIE_ATR_OB_REGION_SIZE - 1)) 493 1.1 jakllsch goto fail; 494 1.1 jakllsch 495 1.1 jakllsch /* Mappings should lie in AXI region. */ 496 1.1 jakllsch if (aaddr < sc->sc_axi_addr) 497 1.1 jakllsch goto fail; 498 1.1 jakllsch if (aaddr + size > sc->sc_axi_addr + 64*1024*1024) 499 1.1 jakllsch goto fail; 500 1.3 jmcneill 501 1.3 jmcneill offset = addr - sc->sc_axi_addr - PCIE_ATR_OB_REGION0_SIZE; 502 1.3 jmcneill region = 1 + (offset / PCIE_ATR_OB_REGION_SIZE); 503 1.4 jmcneill resid = size; 504 1.4 jmcneill while (resid > 0) { 505 1.3 jmcneill HWRITE4(sc, PCIE_ATR_OB_ADDR0(region), 32 - 1); 506 1.3 jmcneill HWRITE4(sc, PCIE_ATR_OB_ADDR1(region), 0); 507 1.4 jmcneill HWRITE4(sc, PCIE_ATR_OB_DESC0(region), type | PCIE_ATR_HDR_RID); 508 1.1 jakllsch HWRITE4(sc, PCIE_ATR_OB_DESC1(region), 0); 509 1.3 jmcneill 510 1.3 jmcneill addr += PCIE_ATR_OB_REGION_SIZE; 511 1.4 jmcneill resid -= PCIE_ATR_OB_REGION_SIZE; 512 1.3 jmcneill region++; 513 1.1 jakllsch } 514 1.1 jakllsch } 515 1.1 jakllsch 516 1.22 andvar /* Passthrough inbound translations unmodified. */ 517 1.1 jakllsch HWRITE4(sc, PCIE_ATR_IB_ADDR0(2), 32 - 1); 518 1.1 jakllsch HWRITE4(sc, PCIE_ATR_IB_ADDR1(2), 0); 519 1.1 jakllsch 520 1.1 jakllsch return; 521 1.1 jakllsch 522 1.1 jakllsch fail: 523 1.1 jakllsch device_printf(sc->sc_phsc.sc_dev, "can't map ranges\n"); 524 1.1 jakllsch } 525 1.1 jakllsch 526 1.1 jakllsch int 527 1.1 jakllsch rkpcie_bus_maxdevs(void *v, int bus) 528 1.1 jakllsch { 529 1.1 jakllsch struct rkpcie_softc *rksc = v; 530 1.1 jakllsch struct pcihost_softc *sc = &rksc->sc_phsc; 531 1.1 jakllsch 532 1.3 jmcneill if (bus == sc->sc_bus_min || bus == sc->sc_bus_min + 1) 533 1.1 jakllsch return 1; 534 1.1 jakllsch return 32; 535 1.1 jakllsch } 536 1.1 jakllsch 537 1.1 jakllsch pcitag_t 538 1.1 jakllsch rkpcie_make_tag(void *v, int bus, int device, int function) 539 1.1 jakllsch { 540 1.1 jakllsch /* Return ECAM address. */ 541 1.1 jakllsch return ((bus << 20) | (device << 15) | (function << 12)); 542 1.1 jakllsch } 543 1.1 jakllsch 544 1.1 jakllsch void 545 1.1 jakllsch rkpcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp) 546 1.1 jakllsch { 547 1.1 jakllsch if (bp != NULL) 548 1.1 jakllsch *bp = (tag >> 20) & 0xff; 549 1.1 jakllsch if (dp != NULL) 550 1.1 jakllsch *dp = (tag >> 15) & 0x1f; 551 1.1 jakllsch if (fp != NULL) 552 1.1 jakllsch *fp = (tag >> 12) & 0x7; 553 1.1 jakllsch } 554 1.1 jakllsch 555 1.5 mrg /* Only one device on root port and the first subordinate port. */ 556 1.5 mrg static bool 557 1.12 tnn rkpcie_conf_ok(int bus, int dev, int fn, int offset, struct rkpcie_softc *sc) 558 1.5 mrg { 559 1.12 tnn int bus_min = sc->sc_phsc.sc_bus_min; 560 1.12 tnn 561 1.12 tnn if ((unsigned int)offset >= (1<<12)) 562 1.12 tnn return false; 563 1.12 tnn /* first two buses use type 0 cfg which doesn't use bus/device numbers */ 564 1.5 mrg if (dev != 0 && (bus == bus_min || bus == bus_min + 1)) 565 1.5 mrg return false; 566 1.5 mrg return true; 567 1.5 mrg } 568 1.5 mrg 569 1.1 jakllsch pcireg_t 570 1.3 jmcneill rkpcie_conf_read(void *v, pcitag_t tag, int offset) 571 1.1 jakllsch { 572 1.1 jakllsch struct rkpcie_softc *sc = v; 573 1.12 tnn int bus_min = sc->sc_phsc.sc_bus_min; 574 1.1 jakllsch int bus, dev, fn; 575 1.3 jmcneill u_int reg; 576 1.12 tnn int32_t val; 577 1.1 jakllsch 578 1.3 jmcneill KASSERT(offset >= 0); 579 1.3 jmcneill KASSERT(offset < PCI_EXTCONF_SIZE); 580 1.1 jakllsch 581 1.1 jakllsch rkpcie_decompose_tag(sc, tag, &bus, &dev, &fn); 582 1.12 tnn if (!rkpcie_conf_ok(bus, dev, fn, offset, sc)) 583 1.5 mrg return 0xffffffff; 584 1.12 tnn reg = (dev << 15) | (fn << 12) | offset; 585 1.3 jmcneill 586 1.12 tnn if (bus == bus_min) 587 1.12 tnn val = HREAD4(sc, PCIE_RC_NORMAL_BASE + reg); 588 1.8 jmcneill else { 589 1.12 tnn mutex_spin_enter(&sc->sc_conf_lock); 590 1.12 tnn HWRITE4(sc, PCIE_ATR_OB_ADDR0(0), 591 1.12 tnn (bus << 20) | (20 - 1)); 592 1.12 tnn HWRITE4(sc, PCIE_ATR_OB_DESC0(0), 593 1.12 tnn PCIE_ATR_HDR_RID | ((bus == bus_min + 1) 594 1.12 tnn ? PCIE_ATR_HDR_CFG_TYPE0 : PCIE_ATR_HDR_CFG_TYPE1)); 595 1.12 tnn bus_space_barrier(sc->sc_iot, sc->sc_ioh, 0, sc->sc_apb_size, 596 1.12 tnn BUS_SPACE_BARRIER_READ); 597 1.8 jmcneill if (AXIPEEK4(sc, reg, &val) != 0) 598 1.12 tnn val = 0xffffffff; 599 1.12 tnn bus_space_barrier(sc->sc_iot, sc->sc_axi_ioh, 600 1.12 tnn 0, sc->sc_axi_size, 601 1.12 tnn BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 602 1.12 tnn mutex_spin_exit(&sc->sc_conf_lock); 603 1.8 jmcneill } 604 1.12 tnn return val; 605 1.1 jakllsch } 606 1.1 jakllsch 607 1.1 jakllsch void 608 1.3 jmcneill rkpcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t data) 609 1.1 jakllsch { 610 1.1 jakllsch struct rkpcie_softc *sc = v; 611 1.12 tnn int bus_min = sc->sc_phsc.sc_bus_min; 612 1.1 jakllsch int bus, dev, fn; 613 1.3 jmcneill u_int reg; 614 1.1 jakllsch 615 1.3 jmcneill KASSERT(offset >= 0); 616 1.3 jmcneill KASSERT(offset < PCI_EXTCONF_SIZE); 617 1.1 jakllsch 618 1.1 jakllsch rkpcie_decompose_tag(sc, tag, &bus, &dev, &fn); 619 1.12 tnn if (!rkpcie_conf_ok(bus, dev, fn, offset, sc)) 620 1.5 mrg return; 621 1.12 tnn reg = (dev << 15) | (fn << 12) | offset; 622 1.3 jmcneill 623 1.12 tnn if (bus == bus_min) 624 1.3 jmcneill HWRITE4(sc, PCIE_RC_NORMAL_BASE + reg, data); 625 1.12 tnn else { 626 1.12 tnn mutex_spin_enter(&sc->sc_conf_lock); 627 1.12 tnn HWRITE4(sc, PCIE_ATR_OB_ADDR0(0), 628 1.12 tnn (bus << 20) | (20 - 1)); 629 1.12 tnn HWRITE4(sc, PCIE_ATR_OB_DESC0(0), 630 1.12 tnn PCIE_ATR_HDR_RID | ((bus == bus_min + 1) 631 1.12 tnn ? PCIE_ATR_HDR_CFG_TYPE0 : PCIE_ATR_HDR_CFG_TYPE1)); 632 1.12 tnn bus_space_barrier(sc->sc_iot, sc->sc_ioh, 0, sc->sc_apb_size, 633 1.12 tnn BUS_SPACE_BARRIER_WRITE); 634 1.8 jmcneill AXIPOKE4(sc, reg, data); 635 1.12 tnn bus_space_barrier(sc->sc_iot, sc->sc_axi_ioh, 636 1.12 tnn 0, sc->sc_axi_size, 637 1.12 tnn BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 638 1.12 tnn mutex_spin_exit(&sc->sc_conf_lock); 639 1.12 tnn } 640 1.1 jakllsch } 641 1.1 jakllsch 642 1.1 jakllsch static int 643 1.1 jakllsch rkpcie_conf_hook(void *v, int b, int d, int f, pcireg_t id) 644 1.1 jakllsch { 645 1.1 jakllsch return (PCI_CONF_DEFAULT & ~PCI_CONF_ENABLE_BM) | PCI_CONF_MAP_ROM; 646 1.1 jakllsch } 647 1.1 jakllsch 648 1.1 jakllsch /* INTx interrupt controller */ 649 1.1 jakllsch static void * 650 1.1 jakllsch rkpcie_intx_establish(device_t dev, u_int *specifier, int ipl, int flags, 651 1.13 jmcneill int (*func)(void *), void *arg, const char *xname) 652 1.1 jakllsch { 653 1.1 jakllsch struct rkpcie_softc *sc = device_private(dev); 654 1.1 jakllsch void *cookie; 655 1.1 jakllsch 656 1.4 jmcneill #if notyet 657 1.1 jakllsch const u_int pin = be32toh(specifier[0]); 658 1.4 jmcneill #endif 659 1.1 jakllsch 660 1.1 jakllsch /* Unmask legacy interrupts. */ 661 1.1 jakllsch HWRITE4(sc, PCIE_CLIENT_INT_MASK, 662 1.1 jakllsch PCIM_INTx_ENAB(0) | PCIM_INTx_ENAB(1) | 663 1.1 jakllsch PCIM_INTx_ENAB(2) | PCIM_INTx_ENAB(3)); 664 1.1 jakllsch 665 1.13 jmcneill cookie = fdtbus_intr_establish_byname(sc->sc_phsc.sc_phandle, 666 1.14 jmcneill "legacy", ipl, flags, func, arg, xname); 667 1.1 jakllsch 668 1.1 jakllsch return cookie; 669 1.1 jakllsch } 670 1.1 jakllsch 671 1.1 jakllsch static void 672 1.1 jakllsch rkpcie_intx_disestablish(device_t dev, void *ih) 673 1.1 jakllsch { 674 1.1 jakllsch struct rkpcie_softc *sc = device_private(dev); 675 1.1 jakllsch device_printf(dev, "%s\n", __func__); 676 1.1 jakllsch fdtbus_intr_disestablish(sc->sc_phsc.sc_phandle, ih); 677 1.1 jakllsch } 678 1.1 jakllsch 679 1.1 jakllsch static bool 680 1.1 jakllsch rkpcie_intx_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen) 681 1.1 jakllsch { 682 1.1 jakllsch struct rkpcie_softc *sc = device_private(dev); 683 1.1 jakllsch 684 1.1 jakllsch fdtbus_intr_str(sc->sc_phsc.sc_phandle, 1, buf, buflen); 685 1.1 jakllsch 686 1.1 jakllsch return true; 687 1.1 jakllsch } 688 1.1 jakllsch 689 1.1 jakllsch static struct fdtbus_interrupt_controller_func rkpcie_intrfuncs = { 690 1.1 jakllsch .establish = rkpcie_intx_establish, 691 1.1 jakllsch .disestablish = rkpcie_intx_disestablish, 692 1.1 jakllsch .intrstr = rkpcie_intx_intrstr, 693 1.1 jakllsch }; 694