Home | History | Annotate | Line # | Download | only in rockchip
rk3399_pcie.c revision 1.11
      1  1.11       tnn /* $NetBSD: rk3399_pcie.c,v 1.11 2020/10/08 22:14:00 tnn Exp $ */
      2   1.1  jakllsch /*
      3   1.1  jakllsch  * Copyright (c) 2018 Mark Kettenis <kettenis (at) openbsd.org>
      4   1.1  jakllsch  *
      5   1.1  jakllsch  * Permission to use, copy, modify, and distribute this software for any
      6   1.1  jakllsch  * purpose with or without fee is hereby granted, provided that the above
      7   1.1  jakllsch  * copyright notice and this permission notice appear in all copies.
      8   1.1  jakllsch  *
      9   1.1  jakllsch  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     10   1.1  jakllsch  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     11   1.1  jakllsch  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     12   1.1  jakllsch  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     13   1.1  jakllsch  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     14   1.1  jakllsch  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     15   1.1  jakllsch  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     16   1.1  jakllsch  */
     17   1.1  jakllsch 
     18   1.1  jakllsch #include <sys/cdefs.h>
     19   1.1  jakllsch 
     20  1.11       tnn __KERNEL_RCSID(1, "$NetBSD: rk3399_pcie.c,v 1.11 2020/10/08 22:14:00 tnn Exp $");
     21   1.1  jakllsch 
     22   1.1  jakllsch #include <sys/param.h>
     23   1.1  jakllsch #include <sys/systm.h>
     24   1.1  jakllsch #include <sys/bitops.h>
     25   1.1  jakllsch #include <sys/device.h>
     26   1.1  jakllsch #include <sys/kmem.h>
     27   1.1  jakllsch 
     28   1.1  jakllsch #include <machine/intr.h>
     29   1.1  jakllsch #include <sys/bus.h>
     30   1.1  jakllsch #include <dev/fdt/fdtvar.h>
     31   1.1  jakllsch #include <dev/fdt/syscon.h>
     32   1.1  jakllsch #include <arm/cpufunc.h>
     33   1.1  jakllsch 
     34   1.1  jakllsch #include <dev/pci/pcidevs.h>
     35   1.1  jakllsch #include <dev/pci/pcireg.h>
     36   1.1  jakllsch #include <dev/pci/pcivar.h>
     37   1.1  jakllsch #include <dev/pci/pciconf.h>
     38   1.1  jakllsch 
     39   1.1  jakllsch #include <arm/fdt/pcihost_fdtvar.h>
     40   1.1  jakllsch #include <sys/gpio.h>
     41   1.1  jakllsch 
     42   1.1  jakllsch #define SETREG(m, v)			((m)<<16|__SHIFTIN((v), (m)))
     43   1.1  jakllsch #define GETREG(m, v)			(__SHIFTOUT((v), (m)))
     44   1.1  jakllsch 
     45   1.1  jakllsch /* APB region */
     46   1.1  jakllsch #define PCIE_CLIENT_BASE		0x000000
     47   1.1  jakllsch #define PCIE_CLIENT_BASIC_STRAP_CONF	0x0000
     48   1.1  jakllsch #define  PCBSC_PCIE_GEN_SEL		__BIT(7)
     49   1.1  jakllsch #define   PCBSC_PGS_GEN1		SETREG(PCBSC_PCIE_GEN_SEL, 0)
     50   1.1  jakllsch #define   PCBSC_PGS_GEN2		SETREG(PCBSC_PCIE_GEN_SEL, 1)
     51   1.1  jakllsch #define  PCBSC_MODE_SELECT		__BIT(6)
     52   1.1  jakllsch #define   PCBSC_MS_ENDPOINT		SETREG(PCBSC_MODE_SELECT, 0)
     53   1.1  jakllsch #define   PCBSC_MS_ROOTPORT		SETREG(PCBSC_MODE_SELECT, 1)
     54   1.1  jakllsch #define  PCBSC_LANE_COUNT		__BITS(5,4)
     55   1.1  jakllsch #define   PCBSC_LC(x)			SETREG(PCBSC_LANE_COUNT, ilog2(x)) /* valid for x1,2,4 */
     56   1.1  jakllsch #define  PCBSC_ARI_EN			SETREG(__BIT(3), 1) /* Alternate Routing ID Enable */
     57   1.1  jakllsch #define  PCBSC_SR_IOV_EN		SETREG(__BIT(2), 1)
     58   1.1  jakllsch #define  PCBSC_LINK_TRAIN_EN		SETREG(__BIT(1), 1)
     59   1.1  jakllsch #define  PCBSC_CONF_EN			SETREG(__BIT(0), 1) /* Config enable */
     60   1.1  jakllsch #define PCIE_CLIENT_DEBUG_OUT_0		0x003c
     61   1.1  jakllsch #define PCIE_CLIENT_DEBUG_OUT_1		0x0040
     62   1.1  jakllsch #define PCIE_CLIENT_BASIC_STATUS0	0x0044
     63   1.1  jakllsch #define PCIE_CLIENT_BASIC_STATUS1	0x0048
     64   1.1  jakllsch #define  PCBS1_LINK_ST(x)		(u_int)__SHIFTOUT((x), __BITS(21,20))
     65   1.1  jakllsch #define   PCBS1_LS_NO_RECV		0	/* no receivers */
     66   1.1  jakllsch #define   PCBS1_LS_TRAINING		1	/* link training */
     67   1.1  jakllsch #define   PCBS1_LS_DL_INIT		2	/* link up, DL init progressing */
     68   1.1  jakllsch #define   PCBS1_LS_DL_DONE		3	/* link up, DL init complete */
     69   1.1  jakllsch #define PCIE_CLIENT_INT_MASK		0x004c
     70   1.1  jakllsch #define   PCIM_INTx_MASK(x)		SETREG(__BIT((x)+5), 1)
     71   1.1  jakllsch #define   PCIM_INTx_ENAB(x)		SETREG(__BIT((x)+5), 0)
     72   1.1  jakllsch 
     73   1.1  jakllsch #define PCIE_CORE_BASE			0x800000
     74   1.1  jakllsch #define PCIE_RC_NORMAL_BASE		(PCIE_CORE_BASE + 0x00000)
     75   1.1  jakllsch 
     76   1.1  jakllsch #define PCIE_LM_BASE			0x900000
     77   1.1  jakllsch #define PCIE_LM_CORE_CTRL		(PCIE_LM_BASE + 0x00)
     78   1.1  jakllsch #define   PCIE_CORE_PL_CONF_SPEED_5G            0x00000008
     79   1.1  jakllsch #define   PCIE_CORE_PL_CONF_SPEED_MASK          0x00000018
     80   1.1  jakllsch #define   PCIE_CORE_PL_CONF_LANE_MASK           0x00000006
     81   1.1  jakllsch #define   PCIE_CORE_PL_CONF_LANE_SHIFT          1
     82   1.1  jakllsch #define PCIE_LM_PLC1			(PCIE_LM_BASE + 0x04)
     83   1.1  jakllsch #define  PCIE_LM_PLC1_FTS_MASK			__BITS(23, 8)
     84   1.1  jakllsch #define PCIE_LM_VENDOR_ID		(PCIE_LM_BASE + 0x44)
     85   1.1  jakllsch #define PCIE_LM_LINKWIDTH		(PCIE_LM_BASE + 0x50)
     86   1.1  jakllsch #define PCIE_LM_LANEMAP			(PCIE_LM_BASE + 0x200)
     87   1.1  jakllsch #define PCIE_LM_DEBUG_MUX_CONTROL	(PCIE_LM_BASE + 0x208)
     88   1.1  jakllsch #define PCIE_LM_RCBAR			(PCIE_LM_BASE + 0x300)
     89   1.1  jakllsch #define  PCIE_LM_RCBARPME		__BIT(17)
     90   1.1  jakllsch #define  PCIE_LM_RCBARPMS		__BIT(18)
     91   1.1  jakllsch #define  PCIE_LM_RCBARPIE		__BIT(19)
     92   1.1  jakllsch #define  PCIE_LM_RCBARPIS		__BIT(20)
     93   1.1  jakllsch 
     94   1.1  jakllsch #define PCIE_RC_BASE			0xa00000
     95   1.1  jakllsch #define PCIE_RC_CONFIG_DCSR		(PCIE_RC_BASE + 0x0c0 + PCIE_DCSR)
     96   1.1  jakllsch #define PCIE_RC_PCIE_LCAP		(PCIE_RC_BASE + 0x0c0 + PCIE_LCAP)
     97   1.1  jakllsch #define PCIE_RC_CONFIG_LCSR		(PCIE_RC_BASE + 0x0c0 + PCIE_LCSR)
     98   1.1  jakllsch #define PCIE_RC_CONFIG_THP_CAP          (PCIE_RC_BASE + 0x274)
     99   1.1  jakllsch #define   PCIE_RC_CONFIG_THP_CAP_NEXT_MASK      __BITS(31, 20)
    100   1.1  jakllsch 
    101   1.1  jakllsch 
    102   1.1  jakllsch #define PCIE_ATR_BASE			0xc00000
    103   1.1  jakllsch #define PCIE_ATR_OB_ADDR0(i)		(PCIE_ATR_BASE + 0x000 + (i) * 0x20)
    104   1.1  jakllsch #define PCIE_ATR_OB_ADDR1(i)		(PCIE_ATR_BASE + 0x004 + (i) * 0x20)
    105   1.1  jakllsch #define PCIE_ATR_OB_DESC0(i)		(PCIE_ATR_BASE + 0x008 + (i) * 0x20)
    106   1.1  jakllsch #define PCIE_ATR_OB_DESC1(i)		(PCIE_ATR_BASE + 0x00c + (i) * 0x20)
    107   1.1  jakllsch #define PCIE_ATR_IB_ADDR0(i)		(PCIE_ATR_BASE + 0x800 + (i) * 0x8)
    108   1.1  jakllsch #define PCIE_ATR_IB_ADDR1(i)		(PCIE_ATR_BASE + 0x804 + (i) * 0x8)
    109   1.1  jakllsch #define  PCIE_ATR_HDR_MEM		0x2
    110   1.1  jakllsch #define  PCIE_ATR_HDR_IO		0x6
    111   1.1  jakllsch #define  PCIE_ATR_HDR_CFG_TYPE0		0xa
    112   1.1  jakllsch #define  PCIE_ATR_HDR_CFG_TYPE1		0xb
    113   1.1  jakllsch #define  PCIE_ATR_HDR_RID		__BIT(23)
    114   1.1  jakllsch 
    115   1.1  jakllsch /* AXI region */
    116   1.1  jakllsch #define PCIE_ATR_OB_REGION0_SIZE	(32 * 1024 * 1024)
    117   1.1  jakllsch #define PCIE_ATR_OB_REGION_SIZE		(1 * 1024 * 1024)
    118   1.1  jakllsch 
    119   1.1  jakllsch #define HREAD4(sc, reg)							\
    120   1.5       mrg 	bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg))
    121   1.1  jakllsch #define HWRITE4(sc, reg, val)						\
    122   1.1  jakllsch 	bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
    123   1.8  jmcneill #define AXIPEEK4(sc, reg, valp)						\
    124   1.8  jmcneill 	bus_space_peek_4((sc)->sc_iot, (sc)->sc_axi_ioh, (reg), (valp))
    125   1.8  jmcneill #define AXIPOKE4(sc, reg, val)						\
    126   1.8  jmcneill 	bus_space_poke_4((sc)->sc_iot, (sc)->sc_axi_ioh, (reg), (val))
    127   1.1  jakllsch 
    128   1.1  jakllsch struct rkpcie_softc {
    129   1.1  jakllsch 	struct pcihost_softc	sc_phsc;
    130   1.1  jakllsch 	bus_space_tag_t		sc_iot;
    131   1.1  jakllsch 	bus_space_handle_t	sc_ioh;
    132   1.3  jmcneill 	bus_space_handle_t	sc_axi_ioh;
    133   1.1  jakllsch 	bus_addr_t		sc_axi_addr;
    134   1.1  jakllsch 	bus_addr_t		sc_apb_addr;
    135   1.1  jakllsch 	bus_size_t		sc_axi_size;
    136   1.1  jakllsch 	bus_size_t		sc_apb_size;
    137   1.2  jmcneill };
    138   1.2  jmcneill 
    139   1.1  jakllsch static int rkpcie_match(device_t, cfdata_t, void *);
    140   1.1  jakllsch static void rkpcie_attach(device_t, device_t, void *);
    141   1.1  jakllsch 
    142   1.1  jakllsch CFATTACH_DECL_NEW(rkpcie, sizeof(struct rkpcie_softc),
    143   1.1  jakllsch         rkpcie_match, rkpcie_attach, NULL, NULL);
    144   1.1  jakllsch 
    145   1.1  jakllsch static int
    146   1.1  jakllsch rkpcie_match(device_t parent, cfdata_t cf, void *aux)
    147   1.1  jakllsch {
    148   1.1  jakllsch         const char * const compatible[] = {
    149   1.1  jakllsch 		"rockchip,rk3399-pcie",
    150   1.1  jakllsch 		NULL
    151   1.1  jakllsch 	};
    152   1.1  jakllsch 	struct fdt_attach_args *faa = aux;
    153   1.1  jakllsch 
    154   1.1  jakllsch 	return of_match_compatible(faa->faa_phandle, compatible);
    155   1.1  jakllsch }
    156   1.1  jakllsch 
    157   1.1  jakllsch static void	rkpcie_atr_init(struct rkpcie_softc *);
    158   1.1  jakllsch 
    159   1.1  jakllsch static int	rkpcie_bus_maxdevs(void *, int);
    160   1.1  jakllsch static pcitag_t rkpcie_make_tag(void *, int, int, int);
    161   1.1  jakllsch static void	rkpcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
    162   1.1  jakllsch static pcireg_t rkpcie_conf_read(void *, pcitag_t, int);
    163   1.1  jakllsch static void	rkpcie_conf_write(void *, pcitag_t, int, pcireg_t);
    164   1.1  jakllsch static int	rkpcie_conf_hook(void *, int, int, int, pcireg_t);
    165   1.1  jakllsch 
    166   1.1  jakllsch static struct fdtbus_interrupt_controller_func rkpcie_intrfuncs;
    167   1.1  jakllsch 
    168   1.1  jakllsch static inline void
    169   1.1  jakllsch clock_enable_all(int phandle)
    170   1.1  jakllsch {
    171   1.1  jakllsch 	for (u_int i = 0; i < 4; i++) {
    172   1.1  jakllsch 		struct clk * clk = fdtbus_clock_get_index(phandle, i);
    173   1.1  jakllsch 		if (clk == NULL)
    174   1.1  jakllsch 			continue;
    175   1.1  jakllsch 		if (clk_enable(clk) != 0)
    176   1.1  jakllsch 			continue;
    177   1.1  jakllsch 	}
    178   1.1  jakllsch }
    179   1.1  jakllsch 
    180   1.1  jakllsch static void
    181   1.1  jakllsch reset_assert(int phandle, const char *name)
    182   1.1  jakllsch {
    183   1.1  jakllsch 	struct fdtbus_reset *rst;
    184   1.1  jakllsch 
    185   1.1  jakllsch 	rst = fdtbus_reset_get(phandle, name);
    186   1.1  jakllsch 	fdtbus_reset_assert(rst);
    187   1.1  jakllsch 	fdtbus_reset_put(rst);
    188   1.1  jakllsch }
    189   1.1  jakllsch 
    190   1.1  jakllsch static void
    191   1.1  jakllsch reset_deassert(int phandle, const char *name)
    192   1.1  jakllsch {
    193   1.1  jakllsch 	struct fdtbus_reset *rst;
    194   1.1  jakllsch 
    195   1.1  jakllsch 	rst = fdtbus_reset_get(phandle, name);
    196   1.1  jakllsch 	fdtbus_reset_deassert(rst);
    197   1.1  jakllsch 	fdtbus_reset_put(rst);
    198   1.1  jakllsch }
    199   1.1  jakllsch 
    200   1.1  jakllsch static void
    201   1.1  jakllsch rkpcie_attach(device_t parent, device_t self, void *aux)
    202   1.1  jakllsch {
    203   1.1  jakllsch 	struct rkpcie_softc *sc = device_private(self);
    204   1.1  jakllsch 	struct pcihost_softc * const phsc = &sc->sc_phsc;
    205   1.1  jakllsch 	struct fdt_attach_args *faa = aux;
    206   1.1  jakllsch 	struct fdtbus_gpio_pin *ep_gpio;
    207   1.4  jmcneill 	u_int max_link_speed, num_lanes;
    208   1.4  jmcneill 	struct fdtbus_phy *phy[4];
    209   1.3  jmcneill 	const u_int *bus_range;
    210   1.1  jakllsch 	uint32_t status;
    211   1.4  jmcneill 	int timo, len;
    212   1.1  jakllsch 
    213   1.1  jakllsch 	phsc->sc_dev = self;
    214   1.1  jakllsch 	phsc->sc_bst = faa->faa_bst;
    215   1.1  jakllsch 	phsc->sc_dmat = faa->faa_dmat;
    216   1.1  jakllsch 	sc->sc_iot = phsc->sc_bst;
    217   1.1  jakllsch 	phsc->sc_phandle = faa->faa_phandle;
    218   1.1  jakllsch 	const int phandle = phsc->sc_phandle;
    219   1.1  jakllsch 
    220   1.1  jakllsch 	if (fdtbus_get_reg_byname(faa->faa_phandle, "axi-base", &sc->sc_axi_addr, &sc->sc_axi_size) != 0) {
    221   1.1  jakllsch 		aprint_error(": couldn't get axi registers\n");
    222   1.1  jakllsch 		return;
    223   1.1  jakllsch 	}
    224   1.1  jakllsch 	if (fdtbus_get_reg_byname(faa->faa_phandle, "apb-base", &sc->sc_apb_addr, &sc->sc_apb_size) != 0) {
    225   1.1  jakllsch 		aprint_error(": couldn't get apb registers\n");
    226   1.1  jakllsch 		sc->sc_axi_size = 0;
    227   1.1  jakllsch 		return;
    228   1.1  jakllsch 	}
    229   1.1  jakllsch 
    230   1.9  jmcneill 	const int mapflags = _ARM_BUS_SPACE_MAP_STRONGLY_ORDERED;
    231   1.9  jmcneill 	if (bus_space_map(sc->sc_iot, sc->sc_apb_addr, sc->sc_apb_size, mapflags, &sc->sc_ioh) != 0 ||
    232   1.9  jmcneill 	    bus_space_map(sc->sc_iot, sc->sc_axi_addr, sc->sc_axi_size, mapflags, &sc->sc_axi_ioh) != 0) {
    233   1.1  jakllsch 		printf(": can't map registers\n");
    234   1.1  jakllsch 		sc->sc_axi_size = 0;
    235   1.1  jakllsch 		sc->sc_apb_size = 0;
    236   1.1  jakllsch 		return;
    237   1.1  jakllsch 	}
    238   1.1  jakllsch 
    239   1.1  jakllsch 	aprint_naive("\n");
    240   1.1  jakllsch 	aprint_normal(": RK3399 PCIe\n");
    241   1.1  jakllsch 
    242   1.1  jakllsch 	struct fdtbus_regulator *regulator;
    243   1.1  jakllsch 	regulator = fdtbus_regulator_acquire(phandle, "vpcie3v3-supply");
    244   1.7  jmcneill 	if (regulator != NULL) {
    245   1.7  jmcneill 		fdtbus_regulator_enable(regulator);
    246   1.7  jmcneill 		fdtbus_regulator_release(regulator);
    247   1.7  jmcneill 	}
    248   1.1  jakllsch 
    249   1.1  jakllsch 	fdtbus_clock_assign(phandle);
    250   1.1  jakllsch 	clock_enable_all(phandle);
    251   1.1  jakllsch 
    252   1.1  jakllsch 	ep_gpio = fdtbus_gpio_acquire(phandle, "ep-gpios", GPIO_PIN_OUTPUT);
    253   1.4  jmcneill 
    254   1.4  jmcneill 	if (of_getprop_uint32(phandle, "max-link-speed", &max_link_speed) != 0)
    255   1.4  jmcneill 		max_link_speed = 2;
    256   1.4  jmcneill 	if (of_getprop_uint32(phandle, "num-lanes", &num_lanes) != 0)
    257   1.4  jmcneill 		num_lanes = 1;
    258   1.4  jmcneill 
    259   1.1  jakllsch again:
    260   1.1  jakllsch 	fdtbus_gpio_write(ep_gpio, 0);
    261   1.1  jakllsch 
    262   1.1  jakllsch 	reset_assert(phandle, "aclk");
    263   1.1  jakllsch 	reset_assert(phandle, "pclk");
    264   1.1  jakllsch 	reset_assert(phandle, "pm");
    265   1.1  jakllsch 
    266   1.1  jakllsch 	memset(phy, 0, sizeof(phy));
    267   1.1  jakllsch 	phy[0] = fdtbus_phy_get(phandle, "pcie-phy-0");
    268   1.1  jakllsch 	if (phy[0] == NULL) {
    269   1.1  jakllsch 		phy[0] = fdtbus_phy_get(phandle, "pcie-phy");
    270   1.1  jakllsch 	} else {
    271   1.1  jakllsch 		phy[1] = fdtbus_phy_get(phandle, "pcie-phy-1");
    272   1.1  jakllsch 		phy[2] = fdtbus_phy_get(phandle, "pcie-phy-2");
    273   1.1  jakllsch 		phy[3] = fdtbus_phy_get(phandle, "pcie-phy-3");
    274   1.1  jakllsch 	}
    275   1.1  jakllsch 
    276   1.1  jakllsch 	reset_assert(phandle, "core");
    277   1.1  jakllsch 	reset_assert(phandle, "mgmt");
    278   1.1  jakllsch 	reset_assert(phandle, "mgmt-sticky");
    279   1.1  jakllsch 	reset_assert(phandle, "pipe");
    280   1.1  jakllsch 
    281  1.11       tnn 	delay(1000);	/* TPERST. use 1ms */
    282   1.1  jakllsch 
    283   1.1  jakllsch 	reset_deassert(phandle, "pm");
    284   1.1  jakllsch 	reset_deassert(phandle, "aclk");
    285   1.1  jakllsch 	reset_deassert(phandle, "pclk");
    286   1.1  jakllsch 
    287   1.4  jmcneill 	if (max_link_speed == 1)
    288   1.1  jakllsch 		HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_PGS_GEN1);
    289   1.1  jakllsch 	else
    290   1.1  jakllsch 		HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_PGS_GEN2);
    291   1.1  jakllsch 
    292   1.1  jakllsch 	/* Switch into Root Complex mode. */
    293   1.1  jakllsch 	HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF,
    294   1.4  jmcneill 	    PCBSC_MS_ROOTPORT | PCBSC_CONF_EN | PCBSC_LC(num_lanes));
    295   1.1  jakllsch 
    296   1.1  jakllsch 	if (phy[3] && fdtbus_phy_enable(phy[3], true) != 0) {
    297   1.1  jakllsch 		aprint_error(": couldn't enable phy3\n");
    298   1.1  jakllsch 	}
    299   1.1  jakllsch 	if (phy[2] && fdtbus_phy_enable(phy[2], true) != 0) {
    300   1.1  jakllsch 		aprint_error(": couldn't enable phy2\n");
    301   1.1  jakllsch 	}
    302   1.1  jakllsch 	if (phy[1] && fdtbus_phy_enable(phy[1], true) != 0) {
    303   1.1  jakllsch 		aprint_error(": couldn't enable phy1\n");
    304   1.1  jakllsch 	}
    305   1.1  jakllsch 	if (phy[0] && fdtbus_phy_enable(phy[0], true) != 0) {
    306   1.1  jakllsch 		aprint_error(": couldn't enable phy0\n");
    307   1.1  jakllsch 	}
    308   1.1  jakllsch 
    309   1.1  jakllsch 	reset_deassert(phandle, "mgmt-sticky");
    310   1.1  jakllsch 	reset_deassert(phandle, "core");
    311   1.1  jakllsch 	reset_deassert(phandle, "mgmt");
    312   1.1  jakllsch 	reset_deassert(phandle, "pipe");
    313   1.1  jakllsch 
    314  1.11       tnn 	fdtbus_gpio_write(ep_gpio, 1);
    315  1.11       tnn 	delay(20000);	/* 20 ms according to PCI-e BS "Conventional Reset" */
    316  1.11       tnn 
    317   1.1  jakllsch 	/* Start link training. */
    318   1.1  jakllsch 	HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_LINK_TRAIN_EN);
    319   1.1  jakllsch 
    320   1.1  jakllsch 	for (timo = 500; timo > 0; timo--) {
    321   1.1  jakllsch 		status = HREAD4(sc, PCIE_CLIENT_BASIC_STATUS1);
    322   1.1  jakllsch 		if (PCBS1_LINK_ST(status) == PCBS1_LS_DL_DONE)
    323   1.1  jakllsch 			break;
    324   1.1  jakllsch 		delay(1000);
    325   1.1  jakllsch 	}
    326   1.1  jakllsch 	if (timo == 0) {
    327   1.1  jakllsch 		device_printf(self, "link training timeout (link_st %u)\n",
    328   1.1  jakllsch 		    PCBS1_LINK_ST(status));
    329   1.4  jmcneill 		if (max_link_speed > 1) {
    330   1.4  jmcneill 			--max_link_speed;
    331   1.1  jakllsch 			goto again;
    332   1.1  jakllsch 		}
    333   1.1  jakllsch 		return;
    334   1.1  jakllsch 	}
    335   1.1  jakllsch 
    336   1.4  jmcneill 	if (max_link_speed == 2) {
    337   1.1  jakllsch 		HWRITE4(sc, PCIE_RC_CONFIG_LCSR, HREAD4(sc, PCIE_RC_CONFIG_LCSR) | PCIE_LCSR_RETRAIN);
    338   1.1  jakllsch 		for (timo = 500; timo > 0; timo--) {
    339   1.1  jakllsch 			status = HREAD4(sc, PCIE_LM_CORE_CTRL);
    340   1.1  jakllsch 			if ((status & PCIE_CORE_PL_CONF_SPEED_MASK) == PCIE_CORE_PL_CONF_SPEED_5G)
    341   1.1  jakllsch 				break;
    342   1.1  jakllsch 			delay(1000);
    343   1.1  jakllsch 		}
    344   1.1  jakllsch 		if (timo == 0) {
    345   1.1  jakllsch 			device_printf(self, "Gen2 link training timeout\n");
    346   1.4  jmcneill 			--max_link_speed;
    347   1.1  jakllsch 			goto again;
    348   1.1  jakllsch 		}
    349   1.1  jakllsch 	}
    350  1.11       tnn 	delay(80000);	/* wait 100 ms before CSR access. already waited 20. */
    351   1.1  jakllsch 
    352   1.1  jakllsch 	fdtbus_gpio_release(ep_gpio);
    353   1.1  jakllsch 
    354   1.1  jakllsch 	HWRITE4(sc, PCIE_RC_BASE + PCI_CLASS_REG,
    355   1.1  jakllsch 	    PCI_CLASS_BRIDGE << PCI_CLASS_SHIFT |
    356   1.1  jakllsch 	    PCI_SUBCLASS_BRIDGE_PCI << PCI_SUBCLASS_SHIFT);
    357   1.1  jakllsch 
    358   1.1  jakllsch 	/* Initialize Root Complex registers. */
    359   1.1  jakllsch 	HWRITE4(sc, PCIE_LM_VENDOR_ID, PCI_VENDOR_ROCKCHIP);
    360   1.1  jakllsch 	HWRITE4(sc, PCIE_RC_BASE + PCI_CLASS_REG,
    361   1.1  jakllsch 	    PCI_CLASS_BRIDGE << PCI_CLASS_SHIFT |
    362   1.1  jakllsch 	    PCI_SUBCLASS_BRIDGE_PCI << PCI_SUBCLASS_SHIFT);
    363   1.4  jmcneill 	HWRITE4(sc, PCIE_LM_RCBAR, PCIE_LM_RCBARPIE | PCIE_LM_RCBARPIS);
    364   1.1  jakllsch 
    365   1.1  jakllsch 	/* remove L1 substate cap */
    366   1.1  jakllsch 	status = HREAD4(sc, PCIE_RC_CONFIG_THP_CAP);
    367   1.1  jakllsch 	status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK;
    368   1.1  jakllsch 	HWRITE4(sc, PCIE_RC_CONFIG_THP_CAP, status);
    369   1.1  jakllsch 
    370   1.4  jmcneill 	if (of_hasprop(phandle, "aspm-no-l0s")) {
    371   1.1  jakllsch 		status = HREAD4(sc, PCIE_RC_PCIE_LCAP);
    372   1.1  jakllsch 		status &= ~__SHIFTIN(1, PCIE_LCAP_ASPM);
    373   1.1  jakllsch 		HWRITE4(sc, PCIE_RC_PCIE_LCAP, status);
    374   1.1  jakllsch 	}
    375   1.1  jakllsch 
    376   1.3  jmcneill 	/* Default bus ranges */
    377   1.3  jmcneill 	sc->sc_phsc.sc_bus_min = 0;
    378   1.3  jmcneill 	sc->sc_phsc.sc_bus_max = 31;
    379   1.3  jmcneill 
    380   1.3  jmcneill 	/* Override bus range from DT */
    381   1.3  jmcneill 	bus_range = fdtbus_get_prop(phandle, "bus-range", &len);
    382   1.3  jmcneill 	if (len == 8) {
    383   1.3  jmcneill 		sc->sc_phsc.sc_bus_min = be32dec(&bus_range[0]);
    384   1.3  jmcneill 		sc->sc_phsc.sc_bus_max = be32dec(&bus_range[1]);
    385   1.2  jmcneill 	}
    386   1.1  jakllsch 
    387   1.1  jakllsch 	if (sc->sc_phsc.sc_bus_min != 0) {
    388   1.1  jakllsch 		aprint_error_dev(self, "bus-range doesn't start at 0\n");
    389   1.1  jakllsch 		return;
    390   1.1  jakllsch 	}
    391   1.1  jakllsch 
    392   1.1  jakllsch 	/* Configure Address Translation. */
    393   1.1  jakllsch 	rkpcie_atr_init(sc);
    394   1.1  jakllsch 
    395   1.1  jakllsch 	fdtbus_register_interrupt_controller(self, OF_child(sc->sc_phsc.sc_phandle),
    396   1.1  jakllsch 	            &rkpcie_intrfuncs);
    397   1.1  jakllsch 
    398   1.1  jakllsch 	sc->sc_phsc.sc_type = PCIHOST_ECAM;
    399   1.2  jmcneill 	sc->sc_phsc.sc_pci_flags |= PCI_FLAGS_MSI_OKAY;
    400   1.6  jmcneill 	sc->sc_phsc.sc_pci_flags |= PCI_FLAGS_MSIX_OKAY;
    401   1.1  jakllsch 	pcihost_init(&sc->sc_phsc.sc_pc, sc);
    402   1.1  jakllsch 	sc->sc_phsc.sc_pc.pc_bus_maxdevs = rkpcie_bus_maxdevs;
    403   1.1  jakllsch 	sc->sc_phsc.sc_pc.pc_make_tag = rkpcie_make_tag;
    404   1.1  jakllsch 	sc->sc_phsc.sc_pc.pc_decompose_tag = rkpcie_decompose_tag;
    405   1.1  jakllsch 	sc->sc_phsc.sc_pc.pc_conf_read = rkpcie_conf_read;
    406   1.1  jakllsch 	sc->sc_phsc.sc_pc.pc_conf_write = rkpcie_conf_write;
    407   1.1  jakllsch 	sc->sc_phsc.sc_pc.pc_conf_hook = rkpcie_conf_hook;
    408   1.1  jakllsch 	pcihost_init2(&sc->sc_phsc);
    409   1.1  jakllsch }
    410   1.1  jakllsch 
    411   1.1  jakllsch static void
    412   1.1  jakllsch rkpcie_atr_init(struct rkpcie_softc *sc)
    413   1.1  jakllsch {
    414   1.3  jmcneill 	const u_int *ranges;
    415   1.1  jakllsch 	bus_addr_t aaddr;
    416   1.1  jakllsch 	bus_addr_t addr;
    417   1.4  jmcneill 	bus_size_t size, resid, offset;
    418   1.1  jakllsch 	uint32_t type;
    419   1.3  jmcneill 	int region, i, ranges_len;
    420   1.1  jakllsch 
    421   1.3  jmcneill 	/* Use region 0 to map PCI configuration space */
    422   1.3  jmcneill 	HWRITE4(sc, PCIE_ATR_OB_ADDR0(0), 25 - 1);
    423   1.3  jmcneill 	HWRITE4(sc, PCIE_ATR_OB_ADDR1(0), 0);
    424   1.4  jmcneill 	HWRITE4(sc, PCIE_ATR_OB_DESC0(0), PCIE_ATR_HDR_CFG_TYPE0 | PCIE_ATR_HDR_RID);
    425   1.3  jmcneill 	HWRITE4(sc, PCIE_ATR_OB_DESC1(0), 0);
    426   1.3  jmcneill 
    427   1.3  jmcneill 	ranges = fdtbus_get_prop(sc->sc_phsc.sc_phandle, "ranges", &ranges_len);
    428   1.3  jmcneill 	if (ranges == NULL)
    429   1.3  jmcneill 		goto fail;
    430   1.3  jmcneill 	const int ranges_cells = ranges_len / 4;
    431   1.1  jakllsch 
    432   1.2  jmcneill 	for (i = 0; i < ranges_cells; i += 7) {
    433   1.1  jakllsch 		/* Handle IO and MMIO. */
    434   1.3  jmcneill 		switch (be32toh(ranges[i]) & 0x03000000) {
    435   1.1  jakllsch 		case 0x01000000:
    436   1.1  jakllsch 			type = PCIE_ATR_HDR_IO;
    437   1.1  jakllsch 			break;
    438   1.1  jakllsch 		case 0x02000000:
    439   1.1  jakllsch 		case 0x03000000:
    440   1.1  jakllsch 			type = PCIE_ATR_HDR_MEM;
    441   1.1  jakllsch 			break;
    442   1.1  jakllsch 		default:
    443   1.1  jakllsch 			continue;
    444   1.1  jakllsch 		}
    445   1.1  jakllsch 
    446   1.3  jmcneill 		addr = ((uint64_t)be32toh(ranges[i + 1]) << 32) + be32toh(ranges[i + 2]);
    447   1.3  jmcneill 		aaddr = ((uint64_t)be32toh(ranges[i + 3]) << 32) + be32toh(ranges[i + 4]);
    448   1.4  jmcneill 		size = be32toh(ranges[i + 6]);
    449   1.1  jakllsch 
    450   1.1  jakllsch 		/* Only support mappings aligned on a region boundary. */
    451   1.1  jakllsch 		if (addr & (PCIE_ATR_OB_REGION_SIZE - 1))
    452   1.1  jakllsch 			goto fail;
    453   1.1  jakllsch 		if (aaddr & (PCIE_ATR_OB_REGION_SIZE - 1))
    454   1.1  jakllsch 			goto fail;
    455   1.1  jakllsch 		if (size & (PCIE_ATR_OB_REGION_SIZE - 1))
    456   1.1  jakllsch 			goto fail;
    457   1.1  jakllsch 
    458   1.1  jakllsch 		/* Mappings should lie in AXI region. */
    459   1.1  jakllsch 		if (aaddr < sc->sc_axi_addr)
    460   1.1  jakllsch 			goto fail;
    461   1.1  jakllsch 		if (aaddr + size > sc->sc_axi_addr + 64*1024*1024)
    462   1.1  jakllsch 			goto fail;
    463   1.3  jmcneill 
    464   1.3  jmcneill 		offset = addr - sc->sc_axi_addr - PCIE_ATR_OB_REGION0_SIZE;
    465   1.3  jmcneill 		region = 1 + (offset / PCIE_ATR_OB_REGION_SIZE);
    466   1.4  jmcneill 		resid = size;
    467   1.4  jmcneill 		while (resid > 0) {
    468   1.3  jmcneill 			HWRITE4(sc, PCIE_ATR_OB_ADDR0(region), 32 - 1);
    469   1.3  jmcneill 			HWRITE4(sc, PCIE_ATR_OB_ADDR1(region), 0);
    470   1.4  jmcneill 			HWRITE4(sc, PCIE_ATR_OB_DESC0(region), type | PCIE_ATR_HDR_RID);
    471   1.1  jakllsch 			HWRITE4(sc, PCIE_ATR_OB_DESC1(region), 0);
    472   1.3  jmcneill 
    473   1.3  jmcneill 			addr += PCIE_ATR_OB_REGION_SIZE;
    474   1.4  jmcneill 			resid -= PCIE_ATR_OB_REGION_SIZE;
    475   1.3  jmcneill 			region++;
    476   1.1  jakllsch 		}
    477   1.1  jakllsch 	}
    478   1.1  jakllsch 
    479   1.1  jakllsch 	/* Passthrought inbound translations unmodified. */
    480   1.1  jakllsch 	HWRITE4(sc, PCIE_ATR_IB_ADDR0(2), 32 - 1);
    481   1.1  jakllsch 	HWRITE4(sc, PCIE_ATR_IB_ADDR1(2), 0);
    482   1.1  jakllsch 
    483   1.1  jakllsch 	return;
    484   1.1  jakllsch 
    485   1.1  jakllsch fail:
    486   1.1  jakllsch 	device_printf(sc->sc_phsc.sc_dev, "can't map ranges\n");
    487   1.1  jakllsch }
    488   1.1  jakllsch 
    489   1.1  jakllsch int
    490   1.1  jakllsch rkpcie_bus_maxdevs(void *v, int bus)
    491   1.1  jakllsch {
    492   1.1  jakllsch 	struct rkpcie_softc *rksc = v;
    493   1.1  jakllsch 	struct pcihost_softc *sc = &rksc->sc_phsc;
    494   1.1  jakllsch 
    495   1.3  jmcneill 	if (bus == sc->sc_bus_min || bus == sc->sc_bus_min + 1)
    496   1.1  jakllsch 		return 1;
    497   1.1  jakllsch 	return 32;
    498   1.1  jakllsch }
    499   1.1  jakllsch 
    500   1.1  jakllsch pcitag_t
    501   1.1  jakllsch rkpcie_make_tag(void *v, int bus, int device, int function)
    502   1.1  jakllsch {
    503   1.1  jakllsch 	/* Return ECAM address. */
    504   1.1  jakllsch 	return ((bus << 20) | (device << 15) | (function << 12));
    505   1.1  jakllsch }
    506   1.1  jakllsch 
    507   1.1  jakllsch void
    508   1.1  jakllsch rkpcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
    509   1.1  jakllsch {
    510   1.1  jakllsch 	if (bp != NULL)
    511   1.1  jakllsch 		*bp = (tag >> 20) & 0xff;
    512   1.1  jakllsch 	if (dp != NULL)
    513   1.1  jakllsch 		*dp = (tag >> 15) & 0x1f;
    514   1.1  jakllsch 	if (fp != NULL)
    515   1.1  jakllsch 		*fp = (tag >> 12) & 0x7;
    516   1.1  jakllsch }
    517   1.1  jakllsch 
    518   1.5       mrg /* Only one device on root port and the first subordinate port. */
    519   1.5       mrg static bool
    520   1.5       mrg rkpcie_conf_ok(int bus, int dev, int fn, int bus_min)
    521   1.5       mrg {
    522   1.5       mrg 	if (dev != 0 && (bus == bus_min || bus == bus_min + 1))
    523   1.5       mrg 		return false;
    524   1.5       mrg 	return true;
    525   1.5       mrg }
    526   1.5       mrg 
    527   1.1  jakllsch pcireg_t
    528   1.3  jmcneill rkpcie_conf_read(void *v, pcitag_t tag, int offset)
    529   1.1  jakllsch {
    530   1.1  jakllsch 	struct rkpcie_softc *sc = v;
    531   1.1  jakllsch 	struct pcihost_softc *phsc = &sc->sc_phsc;
    532   1.1  jakllsch 	int bus, dev, fn;
    533   1.3  jmcneill 	u_int reg;
    534   1.1  jakllsch 
    535   1.3  jmcneill 	KASSERT(offset >= 0);
    536   1.3  jmcneill 	KASSERT(offset < PCI_EXTCONF_SIZE);
    537   1.1  jakllsch 
    538   1.1  jakllsch 	rkpcie_decompose_tag(sc, tag, &bus, &dev, &fn);
    539   1.5       mrg 	if (!rkpcie_conf_ok(bus, dev, fn, phsc->sc_bus_min))
    540   1.5       mrg 		return 0xffffffff;
    541   1.3  jmcneill 	reg = (bus << 20) | (dev << 15) | (fn << 12) | offset;
    542   1.3  jmcneill 
    543   1.5       mrg 	if (bus == phsc->sc_bus_min)
    544   1.3  jmcneill 		return HREAD4(sc, PCIE_RC_NORMAL_BASE + reg);
    545   1.8  jmcneill 	else {
    546   1.8  jmcneill 		uint32_t val;
    547   1.8  jmcneill 		if (AXIPEEK4(sc, reg, &val) != 0)
    548   1.8  jmcneill 			return 0xffffffff;
    549   1.8  jmcneill 		return val;
    550   1.8  jmcneill 	}
    551   1.1  jakllsch }
    552   1.1  jakllsch 
    553   1.1  jakllsch void
    554   1.3  jmcneill rkpcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t data)
    555   1.1  jakllsch {
    556   1.1  jakllsch 	struct rkpcie_softc *sc = v;
    557   1.1  jakllsch 	struct pcihost_softc *phsc = &sc->sc_phsc;
    558   1.1  jakllsch 	int bus, dev, fn;
    559   1.3  jmcneill 	u_int reg;
    560   1.1  jakllsch 
    561   1.3  jmcneill 	KASSERT(offset >= 0);
    562   1.3  jmcneill 	KASSERT(offset < PCI_EXTCONF_SIZE);
    563   1.1  jakllsch 
    564   1.1  jakllsch 	rkpcie_decompose_tag(sc, tag, &bus, &dev, &fn);
    565   1.5       mrg 	if (!rkpcie_conf_ok(bus, dev, fn, phsc->sc_bus_min))
    566   1.5       mrg 		return;
    567   1.3  jmcneill 	reg = (bus << 20) | (dev << 15) | (fn << 12) | offset;
    568   1.3  jmcneill 
    569   1.5       mrg 	if (bus == phsc->sc_bus_min)
    570   1.3  jmcneill 		HWRITE4(sc, PCIE_RC_NORMAL_BASE + reg, data);
    571   1.5       mrg 	else
    572   1.8  jmcneill 		AXIPOKE4(sc, reg, data);
    573   1.1  jakllsch }
    574   1.1  jakllsch 
    575   1.1  jakllsch static int
    576   1.1  jakllsch rkpcie_conf_hook(void *v, int b, int d, int f, pcireg_t id)
    577   1.1  jakllsch {
    578   1.1  jakllsch         return (PCI_CONF_DEFAULT & ~PCI_CONF_ENABLE_BM) | PCI_CONF_MAP_ROM;
    579   1.1  jakllsch }
    580   1.1  jakllsch 
    581   1.1  jakllsch /* INTx interrupt controller */
    582   1.1  jakllsch static void *
    583   1.1  jakllsch rkpcie_intx_establish(device_t dev, u_int *specifier, int ipl, int flags,
    584   1.1  jakllsch     int (*func)(void *), void *arg)
    585   1.1  jakllsch {
    586   1.1  jakllsch 	struct rkpcie_softc *sc = device_private(dev);
    587   1.1  jakllsch 	void *cookie;
    588   1.1  jakllsch 
    589   1.4  jmcneill #if notyet
    590   1.1  jakllsch 	const u_int pin = be32toh(specifier[0]);
    591   1.4  jmcneill #endif
    592   1.1  jakllsch 
    593   1.1  jakllsch 	/* Unmask legacy interrupts. */
    594   1.1  jakllsch 	HWRITE4(sc, PCIE_CLIENT_INT_MASK,
    595   1.1  jakllsch 	    PCIM_INTx_ENAB(0) | PCIM_INTx_ENAB(1) |
    596   1.1  jakllsch 	    PCIM_INTx_ENAB(2) | PCIM_INTx_ENAB(3));
    597   1.1  jakllsch 
    598   1.1  jakllsch 	cookie = fdtbus_intr_establish_byname(sc->sc_phsc.sc_phandle, "legacy", ipl, flags, func, arg);
    599   1.1  jakllsch 
    600   1.1  jakllsch 	return cookie;
    601   1.1  jakllsch }
    602   1.1  jakllsch 
    603   1.1  jakllsch static void
    604   1.1  jakllsch rkpcie_intx_disestablish(device_t dev, void *ih)
    605   1.1  jakllsch {
    606   1.1  jakllsch 	struct rkpcie_softc *sc = device_private(dev);
    607   1.1  jakllsch 	device_printf(dev, "%s\n", __func__);
    608   1.1  jakllsch 	fdtbus_intr_disestablish(sc->sc_phsc.sc_phandle, ih);
    609   1.1  jakllsch }
    610   1.1  jakllsch 
    611   1.1  jakllsch static bool
    612   1.1  jakllsch rkpcie_intx_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
    613   1.1  jakllsch {
    614   1.1  jakllsch 	struct rkpcie_softc *sc = device_private(dev);
    615   1.1  jakllsch 
    616   1.1  jakllsch 	fdtbus_intr_str(sc->sc_phsc.sc_phandle, 1, buf, buflen);
    617   1.1  jakllsch 
    618   1.1  jakllsch 	return true;
    619   1.1  jakllsch }
    620   1.1  jakllsch 
    621   1.1  jakllsch static struct fdtbus_interrupt_controller_func rkpcie_intrfuncs = {
    622   1.1  jakllsch 	.establish = rkpcie_intx_establish,
    623   1.1  jakllsch 	.disestablish = rkpcie_intx_disestablish,
    624   1.1  jakllsch 	.intrstr = rkpcie_intx_intrstr,
    625   1.1  jakllsch };
    626