rk3399_pcie.c revision 1.16 1 /* $NetBSD: rk3399_pcie.c,v 1.16 2021/09/03 01:21:48 mrg Exp $ */
2 /*
3 * Copyright (c) 2018 Mark Kettenis <kettenis (at) openbsd.org>
4 *
5 * Permission to use, copy, modify, and distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18 #include <sys/cdefs.h>
19
20 __KERNEL_RCSID(1, "$NetBSD: rk3399_pcie.c,v 1.16 2021/09/03 01:21:48 mrg Exp $");
21
22 #include <sys/param.h>
23 #include <sys/systm.h>
24 #include <sys/bitops.h>
25 #include <sys/device.h>
26 #include <sys/kmem.h>
27
28 #include <machine/intr.h>
29 #include <sys/bus.h>
30 #include <dev/fdt/fdtvar.h>
31 #include <dev/fdt/syscon.h>
32 #include <arm/cpufunc.h>
33
34 #include <dev/pci/pcidevs.h>
35 #include <dev/pci/pcireg.h>
36 #include <dev/pci/pcivar.h>
37 #include <dev/pci/pciconf.h>
38
39 #include <arm/fdt/pcihost_fdtvar.h>
40 #include <sys/gpio.h>
41
42 #define SETREG(m, v) ((m)<<16|__SHIFTIN((v), (m)))
43 #define GETREG(m, v) (__SHIFTOUT((v), (m)))
44
45 /* APB region */
46 #define PCIE_CLIENT_BASE 0x000000
47 #define PCIE_CLIENT_BASIC_STRAP_CONF 0x0000
48 #define PCBSC_PCIE_GEN_SEL __BIT(7)
49 #define PCBSC_PGS_GEN1 SETREG(PCBSC_PCIE_GEN_SEL, 0)
50 #define PCBSC_PGS_GEN2 SETREG(PCBSC_PCIE_GEN_SEL, 1)
51 #define PCBSC_MODE_SELECT __BIT(6)
52 #define PCBSC_MS_ENDPOINT SETREG(PCBSC_MODE_SELECT, 0)
53 #define PCBSC_MS_ROOTPORT SETREG(PCBSC_MODE_SELECT, 1)
54 #define PCBSC_LANE_COUNT __BITS(5,4)
55 #define PCBSC_LC(x) SETREG(PCBSC_LANE_COUNT, ilog2(x)) /* valid for x1,2,4 */
56 #define PCBSC_ARI_EN SETREG(__BIT(3), 1) /* Alternate Routing ID Enable */
57 #define PCBSC_SR_IOV_EN SETREG(__BIT(2), 1)
58 #define PCBSC_LINK_TRAIN_EN SETREG(__BIT(1), 1)
59 #define PCBSC_CONF_EN SETREG(__BIT(0), 1) /* Config enable */
60 #define PCIE_CLIENT_DEBUG_OUT_0 0x003c
61 #define PCIE_CLIENT_DEBUG_OUT_1 0x0040
62 #define PCIE_CLIENT_BASIC_STATUS0 0x0044
63 #define PCIE_CLIENT_BASIC_STATUS1 0x0048
64 #define PCBS1_LINK_ST(x) (u_int)__SHIFTOUT((x), __BITS(21,20))
65 #define PCBS1_LS_NO_RECV 0 /* no receivers */
66 #define PCBS1_LS_TRAINING 1 /* link training */
67 #define PCBS1_LS_DL_INIT 2 /* link up, DL init progressing */
68 #define PCBS1_LS_DL_DONE 3 /* link up, DL init complete */
69 #define PCIE_CLIENT_INT_MASK 0x004c
70 #define PCIM_INTx_MASK(x) SETREG(__BIT((x)+5), 1)
71 #define PCIM_INTx_ENAB(x) SETREG(__BIT((x)+5), 0)
72
73 #define PCIE_CORE_BASE 0x800000
74 #define PCIE_RC_NORMAL_BASE (PCIE_CORE_BASE + 0x00000)
75
76 #define PCIE_LM_BASE 0x900000
77 #define PCIE_LM_CORE_CTRL (PCIE_LM_BASE + 0x00)
78 #define PCIE_CORE_PL_CONF_SPEED_5G 0x00000008
79 #define PCIE_CORE_PL_CONF_SPEED_MASK 0x00000018
80 #define PCIE_CORE_PL_CONF_LANE_MASK 0x00000006
81 #define PCIE_CORE_PL_CONF_LANE_SHIFT 1
82 #define PCIE_LM_PLC1 (PCIE_LM_BASE + 0x04)
83 #define PCIE_LM_PLC1_FTS_MASK __BITS(23, 8)
84 #define PCIE_LM_VENDOR_ID (PCIE_LM_BASE + 0x44)
85 #define PCIE_LM_LINKWIDTH (PCIE_LM_BASE + 0x50)
86 #define PCIE_LM_LANEMAP (PCIE_LM_BASE + 0x200)
87 #define PCIE_LM_DEBUG_MUX_CONTROL (PCIE_LM_BASE + 0x208)
88 #define PCIE_LM_RCBAR (PCIE_LM_BASE + 0x300)
89 #define PCIE_LM_RCBARPME __BIT(17)
90 #define PCIE_LM_RCBARPMS __BIT(18)
91 #define PCIE_LM_RCBARPIE __BIT(19)
92 #define PCIE_LM_RCBARPIS __BIT(20)
93
94 #define PCIE_RC_BASE 0xa00000
95 #define PCIE_RC_CONFIG_DCSR (PCIE_RC_BASE + 0x0c0 + PCIE_DCSR)
96 #define PCIE_RC_PCIE_LCAP (PCIE_RC_BASE + 0x0c0 + PCIE_LCAP)
97 #define PCIE_RC_CONFIG_LCSR (PCIE_RC_BASE + 0x0c0 + PCIE_LCSR)
98 #define PCIE_RC_CONFIG_THP_CAP (PCIE_RC_BASE + 0x274)
99 #define PCIE_RC_CONFIG_THP_CAP_NEXT_MASK __BITS(31, 20)
100
101
102 #define PCIE_ATR_BASE 0xc00000
103 #define PCIE_ATR_OB_ADDR0(i) (PCIE_ATR_BASE + 0x000 + (i) * 0x20)
104 #define PCIE_ATR_OB_ADDR1(i) (PCIE_ATR_BASE + 0x004 + (i) * 0x20)
105 #define PCIE_ATR_OB_DESC0(i) (PCIE_ATR_BASE + 0x008 + (i) * 0x20)
106 #define PCIE_ATR_OB_DESC1(i) (PCIE_ATR_BASE + 0x00c + (i) * 0x20)
107 #define PCIE_ATR_IB_ADDR0(i) (PCIE_ATR_BASE + 0x800 + (i) * 0x8)
108 #define PCIE_ATR_IB_ADDR1(i) (PCIE_ATR_BASE + 0x804 + (i) * 0x8)
109 #define PCIE_ATR_HDR_MEM 0x2
110 #define PCIE_ATR_HDR_IO 0x6
111 #define PCIE_ATR_HDR_CFG_TYPE0 0xa
112 #define PCIE_ATR_HDR_CFG_TYPE1 0xb
113 #define PCIE_ATR_HDR_RID __BIT(23)
114
115 /* AXI region */
116 #define PCIE_ATR_OB_REGION0_SIZE (32 * 1024 * 1024)
117 #define PCIE_ATR_OB_REGION_SIZE (1 * 1024 * 1024)
118
119 #define HREAD4(sc, reg) \
120 bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg))
121 #define HWRITE4(sc, reg, val) \
122 bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
123 #define AXIPEEK4(sc, reg, valp) \
124 bus_space_peek_4((sc)->sc_iot, (sc)->sc_axi_ioh, (reg), (valp))
125 #define AXIPOKE4(sc, reg, val) \
126 bus_space_poke_4((sc)->sc_iot, (sc)->sc_axi_ioh, (reg), (val))
127
128 struct rkpcie_softc {
129 struct pcihost_softc sc_phsc;
130 bus_space_tag_t sc_iot;
131 bus_space_handle_t sc_ioh;
132 bus_space_handle_t sc_axi_ioh;
133 bus_addr_t sc_axi_addr;
134 bus_addr_t sc_apb_addr;
135 bus_size_t sc_axi_size;
136 bus_size_t sc_apb_size;
137 kmutex_t sc_conf_lock;
138 };
139
140 static int rkpcie_match(device_t, cfdata_t, void *);
141 static void rkpcie_attach(device_t, device_t, void *);
142
143 CFATTACH_DECL_NEW(rkpcie, sizeof(struct rkpcie_softc),
144 rkpcie_match, rkpcie_attach, NULL, NULL);
145
146 static const struct device_compatible_entry compat_data[] = {
147 { .compat = "rockchip,rk3399-pcie" },
148 DEVICE_COMPAT_EOL
149 };
150
151 static int
152 rkpcie_match(device_t parent, cfdata_t cf, void *aux)
153 {
154 struct fdt_attach_args *faa = aux;
155
156 return of_compatible_match(faa->faa_phandle, compat_data);
157 }
158
159 static void rkpcie_atr_init(struct rkpcie_softc *);
160
161 static int rkpcie_bus_maxdevs(void *, int);
162 static pcitag_t rkpcie_make_tag(void *, int, int, int);
163 static void rkpcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
164 static pcireg_t rkpcie_conf_read(void *, pcitag_t, int);
165 static void rkpcie_conf_write(void *, pcitag_t, int, pcireg_t);
166 static int rkpcie_conf_hook(void *, int, int, int, pcireg_t);
167
168 static struct fdtbus_interrupt_controller_func rkpcie_intrfuncs;
169
170 static inline void
171 clock_enable_all(int phandle)
172 {
173 for (u_int i = 0; i < 4; i++) {
174 struct clk * clk = fdtbus_clock_get_index(phandle, i);
175 if (clk == NULL)
176 continue;
177 if (clk_enable(clk) != 0)
178 continue;
179 }
180 }
181
182 static void
183 reset_assert(int phandle, const char *name)
184 {
185 struct fdtbus_reset *rst;
186
187 rst = fdtbus_reset_get(phandle, name);
188 fdtbus_reset_assert(rst);
189 fdtbus_reset_put(rst);
190 }
191
192 static void
193 reset_deassert(int phandle, const char *name)
194 {
195 struct fdtbus_reset *rst;
196
197 rst = fdtbus_reset_get(phandle, name);
198 fdtbus_reset_deassert(rst);
199 fdtbus_reset_put(rst);
200 }
201
202 static void
203 rkpcie_attach(device_t parent, device_t self, void *aux)
204 {
205 struct rkpcie_softc *sc = device_private(self);
206 struct pcihost_softc * const phsc = &sc->sc_phsc;
207 struct fdt_attach_args *faa = aux;
208 struct fdtbus_gpio_pin *ep_gpio;
209 u_int max_link_speed, num_lanes, bus_scan_delay_ms;
210 struct fdtbus_phy *phy[4];
211 const u_int *bus_range;
212 uint32_t status;
213 uint32_t delayed_ms = 0;
214 int timo, len;
215
216 phsc->sc_dev = self;
217 phsc->sc_bst = faa->faa_bst;
218 phsc->sc_dmat = faa->faa_dmat;
219 sc->sc_iot = phsc->sc_bst;
220 phsc->sc_phandle = faa->faa_phandle;
221 const int phandle = phsc->sc_phandle;
222
223 if (fdtbus_get_reg_byname(faa->faa_phandle, "axi-base", &sc->sc_axi_addr, &sc->sc_axi_size) != 0) {
224 aprint_error(": couldn't get axi registers\n");
225 return;
226 }
227 if (fdtbus_get_reg_byname(faa->faa_phandle, "apb-base", &sc->sc_apb_addr, &sc->sc_apb_size) != 0) {
228 aprint_error(": couldn't get apb registers\n");
229 sc->sc_axi_size = 0;
230 return;
231 }
232
233 const int mapflags = _ARM_BUS_SPACE_MAP_STRONGLY_ORDERED;
234 if (bus_space_map(sc->sc_iot, sc->sc_apb_addr, sc->sc_apb_size, mapflags, &sc->sc_ioh) != 0 ||
235 bus_space_map(sc->sc_iot, sc->sc_axi_addr, sc->sc_axi_size, mapflags, &sc->sc_axi_ioh) != 0) {
236 printf(": can't map registers\n");
237 sc->sc_axi_size = 0;
238 sc->sc_apb_size = 0;
239 return;
240 }
241
242 aprint_naive("\n");
243 aprint_normal(": RK3399 PCIe\n");
244
245 struct fdtbus_regulator *regulator;
246 regulator = fdtbus_regulator_acquire(phandle, "vpcie3v3-supply");
247 if (regulator != NULL) {
248 fdtbus_regulator_enable(regulator);
249 fdtbus_regulator_release(regulator);
250 }
251
252 fdtbus_clock_assign(phandle);
253 clock_enable_all(phandle);
254
255 ep_gpio = fdtbus_gpio_acquire(phandle, "ep-gpios", GPIO_PIN_OUTPUT);
256
257 if (of_getprop_uint32(phandle, "max-link-speed", &max_link_speed) != 0)
258 max_link_speed = 2;
259 if (of_getprop_uint32(phandle, "num-lanes", &num_lanes) != 0)
260 num_lanes = 1;
261
262 /*
263 * If the DT has a "bus-scan-delay-ms" property, delay attaching the
264 * PCI bus this many microseconds.
265 */
266 if (of_getprop_uint32(phandle, "bus-scan-delay-ms",
267 &bus_scan_delay_ms) != 0)
268 bus_scan_delay_ms = 0;
269
270 again:
271 fdtbus_gpio_write(ep_gpio, 0);
272
273 reset_assert(phandle, "aclk");
274 reset_assert(phandle, "pclk");
275 reset_assert(phandle, "pm");
276
277 memset(phy, 0, sizeof(phy));
278 phy[0] = fdtbus_phy_get(phandle, "pcie-phy-0");
279 if (phy[0] == NULL) {
280 phy[0] = fdtbus_phy_get(phandle, "pcie-phy");
281 } else {
282 phy[1] = fdtbus_phy_get(phandle, "pcie-phy-1");
283 phy[2] = fdtbus_phy_get(phandle, "pcie-phy-2");
284 phy[3] = fdtbus_phy_get(phandle, "pcie-phy-3");
285 }
286
287 reset_assert(phandle, "core");
288 reset_assert(phandle, "mgmt");
289 reset_assert(phandle, "mgmt-sticky");
290 reset_assert(phandle, "pipe");
291
292 delay(1000); /* TPERST. use 1ms */
293 delayed_ms += 1;
294
295 reset_deassert(phandle, "pm");
296 reset_deassert(phandle, "aclk");
297 reset_deassert(phandle, "pclk");
298
299 if (max_link_speed == 1)
300 HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_PGS_GEN1);
301 else
302 HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_PGS_GEN2);
303
304 /* Switch into Root Complex mode. */
305 HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF,
306 PCBSC_MS_ROOTPORT | PCBSC_CONF_EN | PCBSC_LC(num_lanes));
307
308 if (phy[3] && fdtbus_phy_enable(phy[3], true) != 0) {
309 aprint_error(": couldn't enable phy3\n");
310 }
311 if (phy[2] && fdtbus_phy_enable(phy[2], true) != 0) {
312 aprint_error(": couldn't enable phy2\n");
313 }
314 if (phy[1] && fdtbus_phy_enable(phy[1], true) != 0) {
315 aprint_error(": couldn't enable phy1\n");
316 }
317 if (phy[0] && fdtbus_phy_enable(phy[0], true) != 0) {
318 aprint_error(": couldn't enable phy0\n");
319 }
320
321 reset_deassert(phandle, "mgmt-sticky");
322 reset_deassert(phandle, "core");
323 reset_deassert(phandle, "mgmt");
324 reset_deassert(phandle, "pipe");
325
326 fdtbus_gpio_write(ep_gpio, 1);
327 delay(20000); /* 20 ms according to PCI-e BS "Conventional Reset" */
328 delayed_ms += 20;
329
330 /* Start link training. */
331 HWRITE4(sc, PCIE_CLIENT_BASIC_STRAP_CONF, PCBSC_LINK_TRAIN_EN);
332
333 for (timo = 500; timo > 0; timo--) {
334 status = HREAD4(sc, PCIE_CLIENT_BASIC_STATUS1);
335 if (PCBS1_LINK_ST(status) == PCBS1_LS_DL_DONE)
336 break;
337 delay(1000);
338 delayed_ms += 1;
339 }
340 if (timo == 0) {
341 device_printf(self, "link training timeout (link_st %u)\n",
342 PCBS1_LINK_ST(status));
343 if (max_link_speed > 1) {
344 --max_link_speed;
345 goto again;
346 }
347 return;
348 }
349
350 if (max_link_speed == 2) {
351 HWRITE4(sc, PCIE_RC_CONFIG_LCSR, HREAD4(sc, PCIE_RC_CONFIG_LCSR) | PCIE_LCSR_RETRAIN);
352 for (timo = 500; timo > 0; timo--) {
353 status = HREAD4(sc, PCIE_LM_CORE_CTRL);
354 if ((status & PCIE_CORE_PL_CONF_SPEED_MASK) == PCIE_CORE_PL_CONF_SPEED_5G)
355 break;
356 delay(1000);
357 delayed_ms += 1;
358 }
359 if (timo == 0) {
360 device_printf(self, "Gen2 link training timeout\n");
361 --max_link_speed;
362 goto again;
363 }
364 }
365 delay(80000); /* wait 100 ms before CSR access. already waited 20. */
366 delayed_ms += 80;
367
368 fdtbus_gpio_release(ep_gpio);
369
370 HWRITE4(sc, PCIE_RC_BASE + PCI_CLASS_REG,
371 PCI_CLASS_BRIDGE << PCI_CLASS_SHIFT |
372 PCI_SUBCLASS_BRIDGE_PCI << PCI_SUBCLASS_SHIFT);
373
374 /* Initialize Root Complex registers. */
375 HWRITE4(sc, PCIE_LM_VENDOR_ID, PCI_VENDOR_ROCKCHIP);
376 HWRITE4(sc, PCIE_RC_BASE + PCI_CLASS_REG,
377 PCI_CLASS_BRIDGE << PCI_CLASS_SHIFT |
378 PCI_SUBCLASS_BRIDGE_PCI << PCI_SUBCLASS_SHIFT);
379 HWRITE4(sc, PCIE_LM_RCBAR, PCIE_LM_RCBARPIE | PCIE_LM_RCBARPIS);
380
381 /* remove L1 substate cap */
382 status = HREAD4(sc, PCIE_RC_CONFIG_THP_CAP);
383 status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK;
384 HWRITE4(sc, PCIE_RC_CONFIG_THP_CAP, status);
385
386 if (of_hasprop(phandle, "aspm-no-l0s")) {
387 status = HREAD4(sc, PCIE_RC_PCIE_LCAP);
388 status &= ~__SHIFTIN(1, PCIE_LCAP_ASPM);
389 HWRITE4(sc, PCIE_RC_PCIE_LCAP, status);
390 }
391
392 /* Default bus ranges */
393 sc->sc_phsc.sc_bus_min = 0;
394 sc->sc_phsc.sc_bus_max = 31;
395
396 /* Override bus range from DT */
397 bus_range = fdtbus_get_prop(phandle, "bus-range", &len);
398 if (len == 8) {
399 sc->sc_phsc.sc_bus_min = be32dec(&bus_range[0]);
400 sc->sc_phsc.sc_bus_max = be32dec(&bus_range[1]);
401 }
402
403 if (sc->sc_phsc.sc_bus_min != 0) {
404 aprint_error_dev(self, "bus-range doesn't start at 0\n");
405 return;
406 }
407
408 /* Configure Address Translation. */
409 rkpcie_atr_init(sc);
410
411 fdtbus_register_interrupt_controller(self, OF_child(sc->sc_phsc.sc_phandle),
412 &rkpcie_intrfuncs);
413
414 sc->sc_phsc.sc_type = PCIHOST_ECAM;
415 sc->sc_phsc.sc_pci_flags |= PCI_FLAGS_MSI_OKAY;
416 sc->sc_phsc.sc_pci_flags |= PCI_FLAGS_MSIX_OKAY;
417 pcihost_init(&sc->sc_phsc.sc_pc, sc);
418 sc->sc_phsc.sc_pc.pc_bus_maxdevs = rkpcie_bus_maxdevs;
419 sc->sc_phsc.sc_pc.pc_make_tag = rkpcie_make_tag;
420 sc->sc_phsc.sc_pc.pc_decompose_tag = rkpcie_decompose_tag;
421 sc->sc_phsc.sc_pc.pc_conf_read = rkpcie_conf_read;
422 sc->sc_phsc.sc_pc.pc_conf_write = rkpcie_conf_write;
423 sc->sc_phsc.sc_pc.pc_conf_hook = rkpcie_conf_hook;
424
425 if (bus_scan_delay_ms > delayed_ms) {
426 uint32_t ms = bus_scan_delay_ms - delayed_ms;
427
428 aprint_verbose_dev(phsc->sc_dev,
429 "waiting %u extra ms for reset (already waited %u)\n",
430 ms, delayed_ms);
431 delay(ms * 1000);
432 }
433
434 mutex_init(&sc->sc_conf_lock, MUTEX_DEFAULT, IPL_HIGH);
435 pcihost_init2(&sc->sc_phsc);
436 }
437
438 static void
439 rkpcie_atr_init(struct rkpcie_softc *sc)
440 {
441 const u_int *ranges;
442 bus_addr_t aaddr;
443 bus_addr_t addr;
444 bus_size_t size, resid, offset;
445 uint32_t type;
446 int region, i, ranges_len;
447
448 /* Use region 0 to map PCI configuration space */
449 HWRITE4(sc, PCIE_ATR_OB_ADDR0(0), 20 - 1);
450 HWRITE4(sc, PCIE_ATR_OB_ADDR1(0), 0);
451 HWRITE4(sc, PCIE_ATR_OB_DESC0(0), PCIE_ATR_HDR_CFG_TYPE0 | PCIE_ATR_HDR_RID);
452 HWRITE4(sc, PCIE_ATR_OB_DESC1(0), 0);
453
454 ranges = fdtbus_get_prop(sc->sc_phsc.sc_phandle, "ranges", &ranges_len);
455 if (ranges == NULL)
456 goto fail;
457 const int ranges_cells = ranges_len / 4;
458
459 for (i = 0; i < ranges_cells; i += 7) {
460 /* Handle IO and MMIO. */
461 switch (be32toh(ranges[i]) & 0x03000000) {
462 case 0x01000000:
463 type = PCIE_ATR_HDR_IO;
464 break;
465 case 0x02000000:
466 case 0x03000000:
467 type = PCIE_ATR_HDR_MEM;
468 break;
469 default:
470 continue;
471 }
472
473 addr = ((uint64_t)be32toh(ranges[i + 1]) << 32) + be32toh(ranges[i + 2]);
474 aaddr = ((uint64_t)be32toh(ranges[i + 3]) << 32) + be32toh(ranges[i + 4]);
475 size = be32toh(ranges[i + 6]);
476
477 /* Only support mappings aligned on a region boundary. */
478 if (addr & (PCIE_ATR_OB_REGION_SIZE - 1))
479 goto fail;
480 if (aaddr & (PCIE_ATR_OB_REGION_SIZE - 1))
481 goto fail;
482 if (size & (PCIE_ATR_OB_REGION_SIZE - 1))
483 goto fail;
484
485 /* Mappings should lie in AXI region. */
486 if (aaddr < sc->sc_axi_addr)
487 goto fail;
488 if (aaddr + size > sc->sc_axi_addr + 64*1024*1024)
489 goto fail;
490
491 offset = addr - sc->sc_axi_addr - PCIE_ATR_OB_REGION0_SIZE;
492 region = 1 + (offset / PCIE_ATR_OB_REGION_SIZE);
493 resid = size;
494 while (resid > 0) {
495 HWRITE4(sc, PCIE_ATR_OB_ADDR0(region), 32 - 1);
496 HWRITE4(sc, PCIE_ATR_OB_ADDR1(region), 0);
497 HWRITE4(sc, PCIE_ATR_OB_DESC0(region), type | PCIE_ATR_HDR_RID);
498 HWRITE4(sc, PCIE_ATR_OB_DESC1(region), 0);
499
500 addr += PCIE_ATR_OB_REGION_SIZE;
501 resid -= PCIE_ATR_OB_REGION_SIZE;
502 region++;
503 }
504 }
505
506 /* Passthrought inbound translations unmodified. */
507 HWRITE4(sc, PCIE_ATR_IB_ADDR0(2), 32 - 1);
508 HWRITE4(sc, PCIE_ATR_IB_ADDR1(2), 0);
509
510 return;
511
512 fail:
513 device_printf(sc->sc_phsc.sc_dev, "can't map ranges\n");
514 }
515
516 int
517 rkpcie_bus_maxdevs(void *v, int bus)
518 {
519 struct rkpcie_softc *rksc = v;
520 struct pcihost_softc *sc = &rksc->sc_phsc;
521
522 if (bus == sc->sc_bus_min || bus == sc->sc_bus_min + 1)
523 return 1;
524 return 32;
525 }
526
527 pcitag_t
528 rkpcie_make_tag(void *v, int bus, int device, int function)
529 {
530 /* Return ECAM address. */
531 return ((bus << 20) | (device << 15) | (function << 12));
532 }
533
534 void
535 rkpcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
536 {
537 if (bp != NULL)
538 *bp = (tag >> 20) & 0xff;
539 if (dp != NULL)
540 *dp = (tag >> 15) & 0x1f;
541 if (fp != NULL)
542 *fp = (tag >> 12) & 0x7;
543 }
544
545 /* Only one device on root port and the first subordinate port. */
546 static bool
547 rkpcie_conf_ok(int bus, int dev, int fn, int offset, struct rkpcie_softc *sc)
548 {
549 int bus_min = sc->sc_phsc.sc_bus_min;
550
551 if ((unsigned int)offset >= (1<<12))
552 return false;
553 /* first two buses use type 0 cfg which doesn't use bus/device numbers */
554 if (dev != 0 && (bus == bus_min || bus == bus_min + 1))
555 return false;
556 return true;
557 }
558
559 pcireg_t
560 rkpcie_conf_read(void *v, pcitag_t tag, int offset)
561 {
562 struct rkpcie_softc *sc = v;
563 int bus_min = sc->sc_phsc.sc_bus_min;
564 int bus, dev, fn;
565 u_int reg;
566 int32_t val;
567
568 KASSERT(offset >= 0);
569 KASSERT(offset < PCI_EXTCONF_SIZE);
570
571 rkpcie_decompose_tag(sc, tag, &bus, &dev, &fn);
572 if (!rkpcie_conf_ok(bus, dev, fn, offset, sc))
573 return 0xffffffff;
574 reg = (dev << 15) | (fn << 12) | offset;
575
576 if (bus == bus_min)
577 val = HREAD4(sc, PCIE_RC_NORMAL_BASE + reg);
578 else {
579 mutex_spin_enter(&sc->sc_conf_lock);
580 HWRITE4(sc, PCIE_ATR_OB_ADDR0(0),
581 (bus << 20) | (20 - 1));
582 HWRITE4(sc, PCIE_ATR_OB_DESC0(0),
583 PCIE_ATR_HDR_RID | ((bus == bus_min + 1)
584 ? PCIE_ATR_HDR_CFG_TYPE0 : PCIE_ATR_HDR_CFG_TYPE1));
585 bus_space_barrier(sc->sc_iot, sc->sc_ioh, 0, sc->sc_apb_size,
586 BUS_SPACE_BARRIER_READ);
587 if (AXIPEEK4(sc, reg, &val) != 0)
588 val = 0xffffffff;
589 bus_space_barrier(sc->sc_iot, sc->sc_axi_ioh,
590 0, sc->sc_axi_size,
591 BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
592 mutex_spin_exit(&sc->sc_conf_lock);
593 }
594 return val;
595 }
596
597 void
598 rkpcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t data)
599 {
600 struct rkpcie_softc *sc = v;
601 int bus_min = sc->sc_phsc.sc_bus_min;
602 int bus, dev, fn;
603 u_int reg;
604
605 KASSERT(offset >= 0);
606 KASSERT(offset < PCI_EXTCONF_SIZE);
607
608 rkpcie_decompose_tag(sc, tag, &bus, &dev, &fn);
609 if (!rkpcie_conf_ok(bus, dev, fn, offset, sc))
610 return;
611 reg = (dev << 15) | (fn << 12) | offset;
612
613 if (bus == bus_min)
614 HWRITE4(sc, PCIE_RC_NORMAL_BASE + reg, data);
615 else {
616 mutex_spin_enter(&sc->sc_conf_lock);
617 HWRITE4(sc, PCIE_ATR_OB_ADDR0(0),
618 (bus << 20) | (20 - 1));
619 HWRITE4(sc, PCIE_ATR_OB_DESC0(0),
620 PCIE_ATR_HDR_RID | ((bus == bus_min + 1)
621 ? PCIE_ATR_HDR_CFG_TYPE0 : PCIE_ATR_HDR_CFG_TYPE1));
622 bus_space_barrier(sc->sc_iot, sc->sc_ioh, 0, sc->sc_apb_size,
623 BUS_SPACE_BARRIER_WRITE);
624 AXIPOKE4(sc, reg, data);
625 bus_space_barrier(sc->sc_iot, sc->sc_axi_ioh,
626 0, sc->sc_axi_size,
627 BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
628 mutex_spin_exit(&sc->sc_conf_lock);
629 }
630 }
631
632 static int
633 rkpcie_conf_hook(void *v, int b, int d, int f, pcireg_t id)
634 {
635 return (PCI_CONF_DEFAULT & ~PCI_CONF_ENABLE_BM) | PCI_CONF_MAP_ROM;
636 }
637
638 /* INTx interrupt controller */
639 static void *
640 rkpcie_intx_establish(device_t dev, u_int *specifier, int ipl, int flags,
641 int (*func)(void *), void *arg, const char *xname)
642 {
643 struct rkpcie_softc *sc = device_private(dev);
644 void *cookie;
645
646 #if notyet
647 const u_int pin = be32toh(specifier[0]);
648 #endif
649
650 /* Unmask legacy interrupts. */
651 HWRITE4(sc, PCIE_CLIENT_INT_MASK,
652 PCIM_INTx_ENAB(0) | PCIM_INTx_ENAB(1) |
653 PCIM_INTx_ENAB(2) | PCIM_INTx_ENAB(3));
654
655 cookie = fdtbus_intr_establish_byname(sc->sc_phsc.sc_phandle,
656 "legacy", ipl, flags, func, arg, xname);
657
658 return cookie;
659 }
660
661 static void
662 rkpcie_intx_disestablish(device_t dev, void *ih)
663 {
664 struct rkpcie_softc *sc = device_private(dev);
665 device_printf(dev, "%s\n", __func__);
666 fdtbus_intr_disestablish(sc->sc_phsc.sc_phandle, ih);
667 }
668
669 static bool
670 rkpcie_intx_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
671 {
672 struct rkpcie_softc *sc = device_private(dev);
673
674 fdtbus_intr_str(sc->sc_phsc.sc_phandle, 1, buf, buflen);
675
676 return true;
677 }
678
679 static struct fdtbus_interrupt_controller_func rkpcie_intrfuncs = {
680 .establish = rkpcie_intx_establish,
681 .disestablish = rkpcie_intx_disestablish,
682 .intrstr = rkpcie_intx_intrstr,
683 };
684