rk3399_pcie_phy.c revision 1.1 1 1.1 jakllsch /* $NetBSD: rk3399_pcie_phy.c,v 1.1 2019/03/07 00:35:22 jakllsch Exp $ */
2 1.1 jakllsch /* $OpenBSD: rkpcie.c,v 1.6 2018/08/28 09:33:18 jsg Exp $ */
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2018 Mark Kettenis <kettenis (at) openbsd.org>
5 1.1 jakllsch *
6 1.1 jakllsch * Permission to use, copy, modify, and distribute this software for any
7 1.1 jakllsch * purpose with or without fee is hereby granted, provided that the above
8 1.1 jakllsch * copyright notice and this permission notice appear in all copies.
9 1.1 jakllsch *
10 1.1 jakllsch * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.1 jakllsch * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.1 jakllsch * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.1 jakllsch * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.1 jakllsch * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.1 jakllsch * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.1 jakllsch * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.1 jakllsch */
18 1.1 jakllsch
19 1.1 jakllsch #include <sys/cdefs.h>
20 1.1 jakllsch
21 1.1 jakllsch __KERNEL_RCSID(1, "$NetBSD: rk3399_pcie_phy.c,v 1.1 2019/03/07 00:35:22 jakllsch Exp $");
22 1.1 jakllsch
23 1.1 jakllsch #include <sys/param.h>
24 1.1 jakllsch #include <sys/systm.h>
25 1.1 jakllsch #include <sys/device.h>
26 1.1 jakllsch #include <sys/extent.h>
27 1.1 jakllsch #include <sys/kmem.h>
28 1.1 jakllsch
29 1.1 jakllsch #include <machine/intr.h>
30 1.1 jakllsch #include <sys/bus.h>
31 1.1 jakllsch #include <dev/fdt/fdtvar.h>
32 1.1 jakllsch #include <dev/fdt/syscon.h>
33 1.1 jakllsch
34 1.1 jakllsch #include <sys/gpio.h>
35 1.1 jakllsch
36 1.1 jakllsch #define RKPCIEPHY_MAXPHY 4
37 1.1 jakllsch
38 1.1 jakllsch struct rkpciephy_softc {
39 1.1 jakllsch device_t sc_dev;
40 1.1 jakllsch int sc_phy_node;
41 1.1 jakllsch uint8_t sc_phys[RKPCIEPHY_MAXPHY];
42 1.1 jakllsch u_int sc_phys_on;
43 1.1 jakllsch };
44 1.1 jakllsch
45 1.1 jakllsch static int rkpciephy_match(device_t, cfdata_t, void *);
46 1.1 jakllsch static void rkpciephy_attach(device_t, device_t, void *);
47 1.1 jakllsch
48 1.1 jakllsch CFATTACH_DECL_NEW(rkpciephy, sizeof(struct rkpciephy_softc),
49 1.1 jakllsch rkpciephy_match, rkpciephy_attach, NULL, NULL);
50 1.1 jakllsch
51 1.1 jakllsch const char * const compatible[] = {
52 1.1 jakllsch "rockchip,rk3399-pcie-phy",
53 1.1 jakllsch NULL
54 1.1 jakllsch };
55 1.1 jakllsch
56 1.1 jakllsch static int
57 1.1 jakllsch rkpciephy_match(device_t parent, cfdata_t cf, void *aux)
58 1.1 jakllsch {
59 1.1 jakllsch struct fdt_attach_args *faa = aux;
60 1.1 jakllsch
61 1.1 jakllsch return of_match_compatible(faa->faa_phandle, compatible);
62 1.1 jakllsch }
63 1.1 jakllsch
64 1.1 jakllsch static void rkpcie_phy_poweron(struct rkpciephy_softc *, u_int);
65 1.1 jakllsch
66 1.1 jakllsch static inline void
67 1.1 jakllsch clock_enable(int phandle, const char *name)
68 1.1 jakllsch {
69 1.1 jakllsch struct clk * clk = fdtbus_clock_get(phandle, name);
70 1.1 jakllsch if (clk == NULL)
71 1.1 jakllsch return;
72 1.1 jakllsch if (clk_enable(clk) != 0)
73 1.1 jakllsch return;
74 1.1 jakllsch }
75 1.1 jakllsch
76 1.1 jakllsch static void
77 1.1 jakllsch reset_assert(int phandle, const char *name)
78 1.1 jakllsch {
79 1.1 jakllsch struct fdtbus_reset *rst;
80 1.1 jakllsch
81 1.1 jakllsch rst = fdtbus_reset_get(phandle, name);
82 1.1 jakllsch fdtbus_reset_assert(rst);
83 1.1 jakllsch fdtbus_reset_put(rst);
84 1.1 jakllsch }
85 1.1 jakllsch
86 1.1 jakllsch static void
87 1.1 jakllsch reset_deassert(int phandle, const char *name)
88 1.1 jakllsch {
89 1.1 jakllsch struct fdtbus_reset *rst;
90 1.1 jakllsch
91 1.1 jakllsch rst = fdtbus_reset_get(phandle, name);
92 1.1 jakllsch fdtbus_reset_deassert(rst);
93 1.1 jakllsch fdtbus_reset_put(rst);
94 1.1 jakllsch }
95 1.1 jakllsch
96 1.1 jakllsch static void *
97 1.1 jakllsch rkpciephy_phy_acquire(device_t dev, const void *data, size_t len)
98 1.1 jakllsch {
99 1.1 jakllsch struct rkpciephy_softc * const sc = device_private(dev);
100 1.1 jakllsch
101 1.1 jakllsch if (len != 4)
102 1.1 jakllsch return NULL;
103 1.1 jakllsch
104 1.1 jakllsch const int phy_id = be32dec(data);
105 1.1 jakllsch if (phy_id >= RKPCIEPHY_MAXPHY)
106 1.1 jakllsch return NULL;
107 1.1 jakllsch // device_printf(dev, "%s phy_id %d %d\n", __func__, phy_id, sc->sc_phys[phy_id]);
108 1.1 jakllsch
109 1.1 jakllsch if (true /*XXX*/ || sc->sc_phys_on == 0) {
110 1.1 jakllsch clock_enable(sc->sc_phy_node, "refclk");
111 1.1 jakllsch reset_assert(sc->sc_phy_node, "phy");
112 1.1 jakllsch }
113 1.1 jakllsch
114 1.1 jakllsch return &sc->sc_phys[phy_id];
115 1.1 jakllsch }
116 1.1 jakllsch
117 1.1 jakllsch static int
118 1.1 jakllsch rkpciephy_phy_enable(device_t dev, void *priv, bool enable)
119 1.1 jakllsch {
120 1.1 jakllsch struct rkpciephy_softc * const sc = device_private(dev);
121 1.1 jakllsch uint8_t * const lane = priv;
122 1.1 jakllsch
123 1.1 jakllsch // device_printf(dev, "%s %u %u\n", __func__, *lane, enable);
124 1.1 jakllsch
125 1.1 jakllsch if (enable) {
126 1.1 jakllsch rkpcie_phy_poweron(sc, *lane);
127 1.1 jakllsch sc->sc_phys_on |= 1U << *lane;
128 1.1 jakllsch } else {
129 1.1 jakllsch #if notyet
130 1.1 jakllsch sc->sc_phys_on &= ~(1U << *lane);
131 1.1 jakllsch #endif
132 1.1 jakllsch }
133 1.1 jakllsch
134 1.1 jakllsch return 0;
135 1.1 jakllsch }
136 1.1 jakllsch
137 1.1 jakllsch const struct fdtbus_phy_controller_func rkpciephy_phy_funcs = {
138 1.1 jakllsch .acquire = rkpciephy_phy_acquire,
139 1.1 jakllsch .release = (void *)voidop,
140 1.1 jakllsch .enable = rkpciephy_phy_enable,
141 1.1 jakllsch };
142 1.1 jakllsch
143 1.1 jakllsch static void
144 1.1 jakllsch rkpciephy_attach(device_t parent, device_t self, void *aux)
145 1.1 jakllsch {
146 1.1 jakllsch struct rkpciephy_softc *sc = device_private(self);
147 1.1 jakllsch struct fdt_attach_args *faa = aux;
148 1.1 jakllsch
149 1.1 jakllsch sc->sc_dev = self;
150 1.1 jakllsch sc->sc_phy_node = faa->faa_phandle;
151 1.1 jakllsch
152 1.1 jakllsch aprint_naive("\n");
153 1.1 jakllsch aprint_normal(": RK3399 PCIe PHY\n");
154 1.1 jakllsch
155 1.1 jakllsch for (size_t i = 0; i < RKPCIEPHY_MAXPHY; i++)
156 1.1 jakllsch sc->sc_phys[i] = i;
157 1.1 jakllsch
158 1.1 jakllsch fdtbus_register_phy_controller(self, faa->faa_phandle, &rkpciephy_phy_funcs);
159 1.1 jakllsch }
160 1.1 jakllsch
161 1.1 jakllsch /*
162 1.1 jakllsch * PHY Support.
163 1.1 jakllsch */
164 1.1 jakllsch
165 1.1 jakllsch #define RK3399_GRF_SOC_CON5_PCIE 0xe214
166 1.1 jakllsch #define RK3399_TX_ELEC_IDLE_OFF_MASK ((1 << 3) << 16)
167 1.1 jakllsch #define RK3399_TX_ELEC_IDLE_OFF (1 << 3)
168 1.1 jakllsch #define RK3399_GRF_SOC_CON8 0xe220
169 1.1 jakllsch #define RK3399_PCIE_TEST_DATA_MASK ((0xf << 7) << 16)
170 1.1 jakllsch #define RK3399_PCIE_TEST_DATA_SHIFT 7
171 1.1 jakllsch #define RK3399_PCIE_TEST_ADDR_MASK ((0x3f << 1) << 16)
172 1.1 jakllsch #define RK3399_PCIE_TEST_ADDR_SHIFT 1
173 1.1 jakllsch #define RK3399_PCIE_TEST_WRITE_ENABLE (((1 << 0) << 16) | (1 << 0))
174 1.1 jakllsch #define RK3399_PCIE_TEST_WRITE_DISABLE (((1 << 0) << 16) | (0 << 0))
175 1.1 jakllsch #define RK3399_GRF_SOC_STATUS1 0xe2a4
176 1.1 jakllsch #define RK3399_PCIE_PHY_PLL_LOCKED (1 << 9)
177 1.1 jakllsch #define RK3399_PCIE_PHY_PLL_OUTPUT (1 << 10)
178 1.1 jakllsch
179 1.1 jakllsch #define RK3399_PCIE_PHY_CFG_PLL_LOCK 0x10
180 1.1 jakllsch #define RK3399_PCIE_PHY_CFG_CLK_TEST 0x10
181 1.1 jakllsch #define RK3399_PCIE_PHY_CFG_SEPE_RATE (1 << 3)
182 1.1 jakllsch #define RK3399_PCIE_PHY_CFG_CLK_SCC 0x12
183 1.1 jakllsch #define RK3399_PCIE_PHY_CFG_PLL_100M (1 << 3)
184 1.1 jakllsch
185 1.1 jakllsch static void
186 1.1 jakllsch rkpcie_phy_write_conf(struct syscon *rm, uint8_t addr, uint8_t data)
187 1.1 jakllsch {
188 1.1 jakllsch syscon_write_4(rm, RK3399_GRF_SOC_CON8,
189 1.1 jakllsch RK3399_PCIE_TEST_ADDR_MASK |
190 1.1 jakllsch (addr << RK3399_PCIE_TEST_ADDR_SHIFT) |
191 1.1 jakllsch RK3399_PCIE_TEST_DATA_MASK |
192 1.1 jakllsch (data << RK3399_PCIE_TEST_DATA_SHIFT) |
193 1.1 jakllsch RK3399_PCIE_TEST_WRITE_DISABLE);
194 1.1 jakllsch delay(1);
195 1.1 jakllsch syscon_write_4(rm, RK3399_GRF_SOC_CON8,
196 1.1 jakllsch RK3399_PCIE_TEST_WRITE_ENABLE);
197 1.1 jakllsch delay(1);
198 1.1 jakllsch syscon_write_4(rm, RK3399_GRF_SOC_CON8,
199 1.1 jakllsch RK3399_PCIE_TEST_WRITE_DISABLE);
200 1.1 jakllsch }
201 1.1 jakllsch
202 1.1 jakllsch static void
203 1.1 jakllsch rkpcie_phy_poweron(struct rkpciephy_softc *sc, u_int lane)
204 1.1 jakllsch {
205 1.1 jakllsch struct syscon *rm;
206 1.1 jakllsch uint32_t status;
207 1.1 jakllsch int timo;
208 1.1 jakllsch
209 1.1 jakllsch reset_deassert(sc->sc_phy_node, "phy");
210 1.1 jakllsch
211 1.1 jakllsch rm = fdtbus_syscon_lookup(OF_parent(sc->sc_phy_node));
212 1.1 jakllsch if (rm == NULL)
213 1.1 jakllsch return;
214 1.1 jakllsch
215 1.1 jakllsch syscon_lock(rm);
216 1.1 jakllsch syscon_write_4(rm, RK3399_GRF_SOC_CON8,
217 1.1 jakllsch RK3399_PCIE_TEST_ADDR_MASK |
218 1.1 jakllsch RK3399_PCIE_PHY_CFG_PLL_LOCK << RK3399_PCIE_TEST_ADDR_SHIFT);
219 1.1 jakllsch syscon_write_4(rm, RK3399_GRF_SOC_CON5_PCIE,
220 1.1 jakllsch RK3399_TX_ELEC_IDLE_OFF_MASK << lane | 0);
221 1.1 jakllsch //printf("%s %x\n", __func__, syscon_read_4(rm, RK3399_GRF_SOC_CON5_PCIE));
222 1.1 jakllsch
223 1.1 jakllsch for (timo = 50; timo > 0; timo--) {
224 1.1 jakllsch status = syscon_read_4(rm, RK3399_GRF_SOC_STATUS1);
225 1.1 jakllsch if (status & RK3399_PCIE_PHY_PLL_LOCKED)
226 1.1 jakllsch break;
227 1.1 jakllsch delay(20000);
228 1.1 jakllsch }
229 1.1 jakllsch if (timo == 0) {
230 1.1 jakllsch device_printf(sc->sc_dev, "PHY PLL lock timeout\n");
231 1.1 jakllsch syscon_unlock(rm);
232 1.1 jakllsch return;
233 1.1 jakllsch }
234 1.1 jakllsch
235 1.1 jakllsch rkpcie_phy_write_conf(rm, RK3399_PCIE_PHY_CFG_CLK_TEST,
236 1.1 jakllsch RK3399_PCIE_PHY_CFG_SEPE_RATE);
237 1.1 jakllsch rkpcie_phy_write_conf(rm, RK3399_PCIE_PHY_CFG_CLK_SCC,
238 1.1 jakllsch RK3399_PCIE_PHY_CFG_PLL_100M);
239 1.1 jakllsch
240 1.1 jakllsch for (timo = 50; timo > 0; timo--) {
241 1.1 jakllsch status = syscon_read_4(rm, RK3399_GRF_SOC_STATUS1);
242 1.1 jakllsch if ((status & RK3399_PCIE_PHY_PLL_OUTPUT) == 0)
243 1.1 jakllsch break;
244 1.1 jakllsch delay(20000);
245 1.1 jakllsch }
246 1.1 jakllsch if (timo == 0) {
247 1.1 jakllsch device_printf(sc->sc_dev, "PHY PLL output enable timeout\n");
248 1.1 jakllsch syscon_unlock(rm);
249 1.1 jakllsch return;
250 1.1 jakllsch }
251 1.1 jakllsch
252 1.1 jakllsch syscon_write_4(rm, RK3399_GRF_SOC_CON8,
253 1.1 jakllsch RK3399_PCIE_TEST_ADDR_MASK |
254 1.1 jakllsch RK3399_PCIE_PHY_CFG_PLL_LOCK << RK3399_PCIE_TEST_ADDR_SHIFT);
255 1.1 jakllsch
256 1.1 jakllsch for (timo = 50; timo > 0; timo--) {
257 1.1 jakllsch status = syscon_read_4(rm, RK3399_GRF_SOC_STATUS1);
258 1.1 jakllsch if (status & RK3399_PCIE_PHY_PLL_LOCKED)
259 1.1 jakllsch break;
260 1.1 jakllsch delay(20000);
261 1.1 jakllsch }
262 1.1 jakllsch if (timo == 0) {
263 1.1 jakllsch device_printf(sc->sc_dev, "PHY PLL relock timeout\n");
264 1.1 jakllsch syscon_unlock(rm);
265 1.1 jakllsch return;
266 1.1 jakllsch }
267 1.1 jakllsch syscon_unlock(rm);
268 1.1 jakllsch }
269