Home | History | Annotate | Line # | Download | only in rockchip
rk3588_cru.c revision 1.1
      1 /*	$NetBSD: rk3588_cru.c,v 1.1 2022/08/23 05:39:06 ryo Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 2022 Ryo Shimizu <ryo (at) nerv.org>
      5  * All rights reserved.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  *
     16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS
     17  * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     18  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     19  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     20  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     21  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     22  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     24  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     25  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26  * POSSIBILITY OF SUCH DAMAGE.
     27  */
     28 
     29 #include <sys/cdefs.h>
     30 __KERNEL_RCSID(0, "$NetBSD: rk3588_cru.c,v 1.1 2022/08/23 05:39:06 ryo Exp $");
     31 
     32 #include <sys/param.h>
     33 #include <sys/device.h>
     34 
     35 #include <dev/fdt/fdtvar.h>
     36 
     37 #include <arm/rockchip/rk_cru.h>
     38 #include <arm/rockchip/rk3588_cru.h>
     39 
     40 #define PLL_CON(base, n)	(0x0000 + (base) + (n) * 4)
     41 #define MODE_CON(base, n)	(0x0280 + (base) + (n) * 4)
     42 #define CLKSEL_CON(base, n)	(0x0300 + (base) + (n) * 4)
     43 #define CLKGATE_CON(base, n)	(0x0800 + (base) + (n) * 4)
     44 #define SOFTRST_CON(base, n)	(0x0a00 + (base) + (n) * 4)
     45 /* base of above *_CON() macro */
     46 #define PHP			0x00008000
     47 #define PMU			0x00030000
     48 #define BIGCORE0		0x00050000
     49 #define BIGCORE1		0x00052000
     50 #define DSU			0x00058000
     51 
     52 #define RK3588_PHYREF_ALT_GATE	0x0c38
     53 
     54 static int rk3588_cru_match(device_t, cfdata_t, void *);
     55 static void rk3588_cru_attach(device_t, device_t, void *);
     56 
     57 static const struct device_compatible_entry compat_data[] = {
     58 	{ .compat = "rockchip,rk3588-cru" },
     59 	DEVICE_COMPAT_EOL
     60 };
     61 
     62 CFATTACH_DECL_NEW(rk3588_cru, sizeof(struct rk_cru_softc),
     63     rk3588_cru_match, rk3588_cru_attach, NULL, NULL);
     64 
     65 #define RK3588_CLK_CORE_L_SEL_MASK	__BITS(6,5)
     66 #define RK3588_CLK_DSU_SEL_DF_MASK	__BIT(15)
     67 #define RK3588_CLK_DSU_DF_SRC_MASK	__BITS(6,5)
     68 #define RK3588_CLK_DSU_DF_DIV_MASK	__BITS(4,0)
     69 #define RK3588_ACLKM_DSU_DIV_MASK	__BITS(5,1)
     70 #define RK3588_ACLKS_DSU_DIV_MASK	__BITS(10,6)
     71 #define RK3588_ACLKMP_DSU_DIV_MASK	__BITS(15,11)
     72 #define RK3588_PERIPH_DSU_DIV_MASK	__BITS(4,0)
     73 #define RK3588_ATCLK_DSU_DIV_MASK	__BITS(4,0)
     74 #define RK3588_GICCLK_DSU_DIV_MASK	__BITS(9,5)
     75 
     76 #define RK3588_CORE_L_SEL_CORE(regoff, apllcore)			\
     77 	{								\
     78 		.reg = CLKSEL_CON(DSU, 6 + (regoff)),			\
     79 		.mask = RK3588_CLK_CORE_L_SEL_MASK,			\
     80 		.val = __SHIFTIN((apllcore), RK3588_CLK_CORE_L_SEL_MASK)\
     81 	}
     82 
     83 #define RK3588_CORE_L_SEL_DSU(seldsu, divdsu)				\
     84 	{								\
     85 		.reg = CLKSEL_CON(DSU, 0),				\
     86 		.mask =							\
     87 		    RK3588_CLK_DSU_DF_SRC_MASK |			\
     88 		    RK3588_CLK_DSU_DF_DIV_MASK |			\
     89 		    RK3588_CLK_DSU_SEL_DF_MASK,				\
     90 		.val =							\
     91 		    __SHIFTIN((seldsu), RK3588_CLK_DSU_DF_SRC_MASK) |	\
     92 		    __SHIFTIN((divdsu) - 1, RK3588_CLK_DSU_DF_DIV_MASK) |\
     93 		    __SHIFTIN(0, RK3588_CLK_DSU_SEL_DF_MASK)		\
     94 	}
     95 
     96 #define RK3588_CORE_L_SEL_ACLKS(aclkm, aclkmp, aclks)			\
     97 	{								\
     98 		.reg = CLKSEL_CON(DSU, 1),				\
     99 		.mask =							\
    100 		    RK3588_ACLKM_DSU_DIV_MASK |				\
    101 		    RK3588_ACLKMP_DSU_DIV_MASK |			\
    102 		    RK3588_ACLKS_DSU_DIV_MASK,				\
    103 		.val =							\
    104 		    __SHIFTIN((aclkm) - 1, RK3588_ACLKM_DSU_DIV_MASK) |	\
    105 		    __SHIFTIN((aclkmp) - 1, RK3588_ACLKMP_DSU_DIV_MASK)|\
    106 		    __SHIFTIN((aclks) - 1, RK3588_ACLKS_DSU_DIV_MASK)	\
    107 	}
    108 
    109 #define RK3588_CORE_L_SEL_PERI(periph)					\
    110 	{								\
    111 		.reg = CLKSEL_CON(DSU, 2),				\
    112 		.mask = RK3588_PERIPH_DSU_DIV_MASK,			\
    113 		.val = __SHIFTIN((periph) - 1, RK3588_PERIPH_DSU_DIV_MASK)\
    114 	}
    115 
    116 #define RK3588_CORE_L_SEL_GIC_ATCLK(gicclk, atclk)			\
    117 	{								\
    118 		.reg = CLKSEL_CON(DSU, 3),				\
    119 		.mask =							\
    120 		    RK3588_GICCLK_DSU_DIV_MASK |			\
    121 		    RK3588_ATCLK_DSU_DIV_MASK,				\
    122 		.val =							\
    123 		    __SHIFTIN((gicclk) - 1, RK3588_GICCLK_DSU_DIV_MASK) |\
    124 		    __SHIFTIN((atclk) - 1, RK3588_ATCLK_DSU_DIV_MASK)	\
    125 	}
    126 
    127 #define RK3588_ARMCLK_L_RATE(targetrate, apllcore, seldsu, divdsu,	\
    128     atclk, gicclk, aclkmp, aclkm, aclks, periph)			\
    129 	{								\
    130 		.rate = (targetrate),					\
    131 		.divs = {						\
    132 			RK3588_CORE_L_SEL_DSU((seldsu), (divdsu)),	\
    133 			RK3588_CORE_L_SEL_ACLKS((aclkm), (aclkmp), (aclks)),\
    134 			RK3588_CORE_L_SEL_PERI((periph)),		\
    135 			RK3588_CORE_L_SEL_GIC_ATCLK((gicclk), (atclk)),	\
    136 		},							\
    137 		.pre_muxs = {						\
    138 			RK3588_CORE_L_SEL_CORE(0, 0),			\
    139 			RK3588_CORE_L_SEL_CORE(1, 0),			\
    140 			RK3588_CORE_L_SEL_DSU(3, 2),			\
    141 		},							\
    142 		.post_muxs = {						\
    143 			RK3588_CORE_L_SEL_CORE(0, (apllcore)),		\
    144 			RK3588_CORE_L_SEL_CORE(1, (apllcore)),		\
    145 			RK3588_CORE_L_SEL_DSU((seldsu), (divdsu))	\
    146 		},							\
    147 	}
    148 
    149 static const struct rk_cru_cpu_rate armclk_l_rates[] = {
    150 	RK3588_ARMCLK_L_RATE(2208000000, 1, 3, 1, 4, 4, 4, 4, 4, 4),
    151 	RK3588_ARMCLK_L_RATE(2184000000, 1, 3, 1, 4, 4, 4, 4, 4, 4),
    152 	RK3588_ARMCLK_L_RATE(2088000000, 1, 3, 1, 4, 4, 4, 4, 4, 4),
    153 	RK3588_ARMCLK_L_RATE(2040000000, 1, 3, 1, 4, 4, 4, 4, 4, 4),
    154 	RK3588_ARMCLK_L_RATE(2016000000, 1, 3, 1, 4, 4, 4, 4, 4, 4),
    155 	RK3588_ARMCLK_L_RATE(1992000000, 1, 3, 1, 4, 4, 4, 4, 4, 4),
    156 	RK3588_ARMCLK_L_RATE(1896000000, 1, 3, 1, 4, 4, 4, 4, 4, 4),
    157 	RK3588_ARMCLK_L_RATE(1800000000, 1, 3, 1, 4, 4, 4, 4, 4, 4),
    158 	RK3588_ARMCLK_L_RATE(1704000000, 0, 3, 1, 3, 3, 3, 3, 3, 3),
    159 	RK3588_ARMCLK_L_RATE(1608000000, 0, 3, 1, 3, 3, 3, 2, 3, 3),
    160 	RK3588_ARMCLK_L_RATE(1584000000, 0, 3, 1, 3, 3, 3, 2, 3, 3),
    161 	RK3588_ARMCLK_L_RATE(1560000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    162 	RK3588_ARMCLK_L_RATE(1536000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    163 	RK3588_ARMCLK_L_RATE(1512000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    164 	RK3588_ARMCLK_L_RATE(1488000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    165 	RK3588_ARMCLK_L_RATE(1464000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    166 	RK3588_ARMCLK_L_RATE(1440000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    167 	RK3588_ARMCLK_L_RATE(1416000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    168 	RK3588_ARMCLK_L_RATE(1392000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    169 	RK3588_ARMCLK_L_RATE(1368000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    170 	RK3588_ARMCLK_L_RATE(1344000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    171 	RK3588_ARMCLK_L_RATE(1320000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    172 	RK3588_ARMCLK_L_RATE(1296000000, 0, 2, 2, 3, 3, 3, 2, 3, 3),
    173 	RK3588_ARMCLK_L_RATE(1272000000, 0, 2, 2, 2, 2, 2, 2, 2, 2),
    174 	RK3588_ARMCLK_L_RATE(1248000000, 0, 2, 2, 2, 2, 2, 2, 2, 2),
    175 	RK3588_ARMCLK_L_RATE(1224000000, 0, 2, 2, 2, 2, 2, 2, 2, 2),
    176 	RK3588_ARMCLK_L_RATE(1200000000, 0, 2, 2, 2, 2, 2, 2, 2, 2),
    177 	RK3588_ARMCLK_L_RATE(1104000000, 0, 2, 2, 2, 2, 2, 2, 2, 2),
    178 	RK3588_ARMCLK_L_RATE(1008000000, 0, 2, 2, 2, 2, 2, 2, 2, 2),
    179 	RK3588_ARMCLK_L_RATE( 912000000, 0, 2, 2, 2, 2, 2, 1, 2, 2),
    180 	RK3588_ARMCLK_L_RATE( 816000000, 0, 2, 2, 2, 2, 2, 1, 2, 2),
    181 	RK3588_ARMCLK_L_RATE( 696000000, 0, 2, 2, 2, 2, 2, 1, 2, 2),
    182 	RK3588_ARMCLK_L_RATE( 600000000, 0, 2, 1, 1, 1, 1, 1, 1, 1),
    183 	RK3588_ARMCLK_L_RATE( 408000000, 0, 2, 1, 1, 1, 1, 1, 1, 1),
    184 	RK3588_ARMCLK_L_RATE( 312000000, 0, 2, 1, 1, 1, 1, 1, 1, 1),
    185 	RK3588_ARMCLK_L_RATE( 216000000, 0, 2, 1, 1, 1, 1, 1, 1, 1),
    186 	RK3588_ARMCLK_L_RATE(  96000000, 0, 2, 1, 1, 1, 1, 1, 1, 1),
    187 };
    188 
    189 #define RK3588_CLK_CORE_B_SEL_MASK	__BITS(14,13)
    190 #define RK3588_CLK_CORE_B_GPLL_DIV_MASK	__BITS(5,1)
    191 
    192 #define RK3588_ARMCLK_B_RATE(_rate, _bigcore, _apllcore)		\
    193 	{								\
    194 		.rate = (_rate),					\
    195 		.divs[0] = {						\
    196 			.reg = CLKSEL_CON(_bigcore, 0),			\
    197 			.mask = RK3588_CLK_CORE_B_SEL_MASK |		\
    198 			    RK3588_CLK_CORE_B_GPLL_DIV_MASK,		\
    199 			.val = __SHIFTIN((_apllcore),			\
    200 			    RK3588_CLK_CORE_B_SEL_MASK) |		\
    201 			    __SHIFTIN(0,				\
    202 			    RK3588_CLK_CORE_B_GPLL_DIV_MASK)		\
    203 		},							\
    204 		.divs[1] = {						\
    205 			.reg = CLKSEL_CON(_bigcore, 1),			\
    206 			.mask = RK3588_CLK_CORE_B_SEL_MASK,		\
    207 			.val = __SHIFTIN((_apllcore),			\
    208 			    RK3588_CLK_CORE_B_SEL_MASK)			\
    209 		}							\
    210 	}
    211 
    212 static const struct rk_cru_cpu_rate armclk_b01_rates[] = {
    213 	RK3588_ARMCLK_B_RATE(2496000000, BIGCORE0, 1),
    214 	RK3588_ARMCLK_B_RATE(2400000000, BIGCORE0, 1),
    215 	RK3588_ARMCLK_B_RATE(2304000000, BIGCORE0, 1),
    216 	RK3588_ARMCLK_B_RATE(2208000000, BIGCORE0, 1),
    217 	RK3588_ARMCLK_B_RATE(2184000000, BIGCORE0, 1),
    218 	RK3588_ARMCLK_B_RATE(2088000000, BIGCORE0, 1),
    219 	RK3588_ARMCLK_B_RATE(2040000000, BIGCORE0, 1),
    220 	RK3588_ARMCLK_B_RATE(2016000000, BIGCORE0, 1),
    221 	RK3588_ARMCLK_B_RATE(1992000000, BIGCORE0, 1),
    222 	RK3588_ARMCLK_B_RATE(1896000000, BIGCORE0, 1),
    223 	RK3588_ARMCLK_B_RATE(1800000000, BIGCORE0, 1),
    224 	RK3588_ARMCLK_B_RATE(1704000000, BIGCORE0, 0),
    225 	RK3588_ARMCLK_B_RATE(1608000000, BIGCORE0, 0),
    226 	RK3588_ARMCLK_B_RATE(1584000000, BIGCORE0, 0),
    227 	RK3588_ARMCLK_B_RATE(1560000000, BIGCORE0, 0),
    228 	RK3588_ARMCLK_B_RATE(1536000000, BIGCORE0, 0),
    229 	RK3588_ARMCLK_B_RATE(1512000000, BIGCORE0, 0),
    230 	RK3588_ARMCLK_B_RATE(1488000000, BIGCORE0, 0),
    231 	RK3588_ARMCLK_B_RATE(1464000000, BIGCORE0, 0),
    232 	RK3588_ARMCLK_B_RATE(1440000000, BIGCORE0, 0),
    233 	RK3588_ARMCLK_B_RATE(1416000000, BIGCORE0, 0),
    234 	RK3588_ARMCLK_B_RATE(1392000000, BIGCORE0, 0),
    235 	RK3588_ARMCLK_B_RATE(1368000000, BIGCORE0, 0),
    236 	RK3588_ARMCLK_B_RATE(1344000000, BIGCORE0, 0),
    237 	RK3588_ARMCLK_B_RATE(1320000000, BIGCORE0, 0),
    238 	RK3588_ARMCLK_B_RATE(1296000000, BIGCORE0, 0),
    239 	RK3588_ARMCLK_B_RATE(1272000000, BIGCORE0, 0),
    240 	RK3588_ARMCLK_B_RATE(1248000000, BIGCORE0, 0),
    241 	RK3588_ARMCLK_B_RATE(1224000000, BIGCORE0, 0),
    242 	RK3588_ARMCLK_B_RATE(1200000000, BIGCORE0, 0),
    243 	RK3588_ARMCLK_B_RATE(1104000000, BIGCORE0, 0),
    244 	RK3588_ARMCLK_B_RATE(1008000000, BIGCORE0, 0),
    245 	RK3588_ARMCLK_B_RATE( 912000000, BIGCORE0, 0),
    246 	RK3588_ARMCLK_B_RATE( 816000000, BIGCORE0, 0),
    247 	RK3588_ARMCLK_B_RATE( 696000000, BIGCORE0, 0),
    248 	RK3588_ARMCLK_B_RATE( 600000000, BIGCORE0, 0),
    249 	RK3588_ARMCLK_B_RATE( 408000000, BIGCORE0, 0),
    250 	RK3588_ARMCLK_B_RATE( 312000000, BIGCORE0, 0),
    251 	RK3588_ARMCLK_B_RATE( 216000000, BIGCORE0, 0),
    252 	RK3588_ARMCLK_B_RATE(  96000000, BIGCORE0, 0),
    253 };
    254 
    255 static const struct rk_cru_cpu_rate armclk_b23_rates[] = {
    256 	RK3588_ARMCLK_B_RATE(2496000000, BIGCORE1, 1),
    257 	RK3588_ARMCLK_B_RATE(2400000000, BIGCORE1, 1),
    258 	RK3588_ARMCLK_B_RATE(2304000000, BIGCORE1, 1),
    259 	RK3588_ARMCLK_B_RATE(2208000000, BIGCORE1, 1),
    260 	RK3588_ARMCLK_B_RATE(2184000000, BIGCORE1, 1),
    261 	RK3588_ARMCLK_B_RATE(2088000000, BIGCORE1, 1),
    262 	RK3588_ARMCLK_B_RATE(2040000000, BIGCORE1, 1),
    263 	RK3588_ARMCLK_B_RATE(2016000000, BIGCORE1, 1),
    264 	RK3588_ARMCLK_B_RATE(1992000000, BIGCORE1, 1),
    265 	RK3588_ARMCLK_B_RATE(1896000000, BIGCORE1, 1),
    266 	RK3588_ARMCLK_B_RATE(1800000000, BIGCORE1, 1),
    267 	RK3588_ARMCLK_B_RATE(1704000000, BIGCORE1, 0),
    268 	RK3588_ARMCLK_B_RATE(1608000000, BIGCORE1, 0),
    269 	RK3588_ARMCLK_B_RATE(1584000000, BIGCORE1, 0),
    270 	RK3588_ARMCLK_B_RATE(1560000000, BIGCORE1, 0),
    271 	RK3588_ARMCLK_B_RATE(1536000000, BIGCORE1, 0),
    272 	RK3588_ARMCLK_B_RATE(1512000000, BIGCORE1, 0),
    273 	RK3588_ARMCLK_B_RATE(1488000000, BIGCORE1, 0),
    274 	RK3588_ARMCLK_B_RATE(1464000000, BIGCORE1, 0),
    275 	RK3588_ARMCLK_B_RATE(1440000000, BIGCORE1, 0),
    276 	RK3588_ARMCLK_B_RATE(1416000000, BIGCORE1, 0),
    277 	RK3588_ARMCLK_B_RATE(1392000000, BIGCORE1, 0),
    278 	RK3588_ARMCLK_B_RATE(1368000000, BIGCORE1, 0),
    279 	RK3588_ARMCLK_B_RATE(1344000000, BIGCORE1, 0),
    280 	RK3588_ARMCLK_B_RATE(1320000000, BIGCORE1, 0),
    281 	RK3588_ARMCLK_B_RATE(1296000000, BIGCORE1, 0),
    282 	RK3588_ARMCLK_B_RATE(1272000000, BIGCORE1, 0),
    283 	RK3588_ARMCLK_B_RATE(1248000000, BIGCORE1, 0),
    284 	RK3588_ARMCLK_B_RATE(1224000000, BIGCORE1, 0),
    285 	RK3588_ARMCLK_B_RATE(1200000000, BIGCORE1, 0),
    286 	RK3588_ARMCLK_B_RATE(1104000000, BIGCORE1, 0),
    287 	RK3588_ARMCLK_B_RATE(1008000000, BIGCORE1, 0),
    288 	RK3588_ARMCLK_B_RATE( 912000000, BIGCORE1, 0),
    289 	RK3588_ARMCLK_B_RATE( 816000000, BIGCORE1, 0),
    290 	RK3588_ARMCLK_B_RATE( 696000000, BIGCORE1, 0),
    291 	RK3588_ARMCLK_B_RATE( 600000000, BIGCORE1, 0),
    292 	RK3588_ARMCLK_B_RATE( 408000000, BIGCORE1, 0),
    293 	RK3588_ARMCLK_B_RATE( 312000000, BIGCORE1, 0),
    294 	RK3588_ARMCLK_B_RATE( 216000000, BIGCORE1, 0),
    295 	RK3588_ARMCLK_B_RATE(  96000000, BIGCORE1, 0),
    296 };
    297 
    298 static struct rk_cru_pll_rate rk3588_pll_rates[] = {
    299 	RK3588_PLL_RATE(2520000000, 2, 210, 0, 0),
    300 	RK3588_PLL_RATE(2496000000, 2, 208, 0, 0),
    301 	RK3588_PLL_RATE(2472000000, 2, 206, 0, 0),
    302 	RK3588_PLL_RATE(2448000000, 2, 204, 0, 0),
    303 	RK3588_PLL_RATE(2424000000, 2, 202, 0, 0),
    304 	RK3588_PLL_RATE(2400000000, 2, 200, 0, 0),
    305 	RK3588_PLL_RATE(2376000000, 2, 198, 0, 0),
    306 	RK3588_PLL_RATE(2352000000, 2, 196, 0, 0),
    307 	RK3588_PLL_RATE(2328000000, 2, 194, 0, 0),
    308 	RK3588_PLL_RATE(2304000000, 2, 192, 0, 0),
    309 	RK3588_PLL_RATE(2280000000, 2, 190, 0, 0),
    310 	RK3588_PLL_RATE(2256000000, 2, 376, 1, 0),
    311 	RK3588_PLL_RATE(2232000000, 2, 372, 1, 0),
    312 	RK3588_PLL_RATE(2208000000, 2, 368, 1, 0),
    313 	RK3588_PLL_RATE(2184000000, 2, 364, 1, 0),
    314 	RK3588_PLL_RATE(2160000000, 2, 360, 1, 0),
    315 	RK3588_PLL_RATE(2136000000, 2, 356, 1, 0),
    316 	RK3588_PLL_RATE(2112000000, 2, 352, 1, 0),
    317 	RK3588_PLL_RATE(2088000000, 2, 348, 1, 0),
    318 	RK3588_PLL_RATE(2064000000, 2, 344, 1, 0),
    319 	RK3588_PLL_RATE(2040000000, 2, 340, 1, 0),
    320 	RK3588_PLL_RATE(2016000000, 2, 336, 1, 0),
    321 	RK3588_PLL_RATE(1992000000, 2, 332, 1, 0),
    322 	RK3588_PLL_RATE(1968000000, 2, 328, 1, 0),
    323 	RK3588_PLL_RATE(1944000000, 2, 324, 1, 0),
    324 	RK3588_PLL_RATE(1920000000, 2, 320, 1, 0),
    325 	RK3588_PLL_RATE(1896000000, 2, 316, 1, 0),
    326 	RK3588_PLL_RATE(1872000000, 2, 312, 1, 0),
    327 	RK3588_PLL_RATE(1848000000, 2, 308, 1, 0),
    328 	RK3588_PLL_RATE(1824000000, 2, 304, 1, 0),
    329 	RK3588_PLL_RATE(1800000000, 2, 300, 1, 0),
    330 	RK3588_PLL_RATE(1776000000, 2, 296, 1, 0),
    331 	RK3588_PLL_RATE(1752000000, 2, 292, 1, 0),
    332 	RK3588_PLL_RATE(1728000000, 2, 288, 1, 0),
    333 	RK3588_PLL_RATE(1704000000, 2, 284, 1, 0),
    334 	RK3588_PLL_RATE(1680000000, 2, 280, 1, 0),
    335 	RK3588_PLL_RATE(1656000000, 2, 276, 1, 0),
    336 	RK3588_PLL_RATE(1632000000, 2, 272, 1, 0),
    337 	RK3588_PLL_RATE(1608000000, 2, 268, 1, 0),
    338 	RK3588_PLL_RATE(1584000000, 2, 264, 1, 0),
    339 	RK3588_PLL_RATE(1560000000, 2, 260, 1, 0),
    340 	RK3588_PLL_RATE(1536000000, 2, 256, 1, 0),
    341 	RK3588_PLL_RATE(1512000000, 2, 252, 1, 0),
    342 	RK3588_PLL_RATE(1488000000, 2, 248, 1, 0),
    343 	RK3588_PLL_RATE(1464000000, 2, 244, 1, 0),
    344 	RK3588_PLL_RATE(1440000000, 2, 240, 1, 0),
    345 	RK3588_PLL_RATE(1416000000, 2, 236, 1, 0),
    346 	RK3588_PLL_RATE(1392000000, 2, 232, 1, 0),
    347 	RK3588_PLL_RATE(1320000000, 2, 220, 1, 0),
    348 	RK3588_PLL_RATE(1200000000, 2, 200, 1, 0),
    349 	RK3588_PLL_RATE(1188000000, 2, 198, 1, 0),
    350 	RK3588_PLL_RATE(1100000000, 3, 550, 2, 0),
    351 	RK3588_PLL_RATE(1008000000, 2, 336, 2, 0),
    352 	RK3588_PLL_RATE(1000000000, 3, 500, 2, 0),
    353 	RK3588_PLL_RATE( 983040000, 4, 655, 2, 23592),
    354 	RK3588_PLL_RATE( 955520000, 3, 477, 2, 49806),
    355 	RK3588_PLL_RATE( 903168000, 6, 903, 2, 11009),
    356 	RK3588_PLL_RATE( 900000000, 2, 300, 2, 0),
    357 	RK3588_PLL_RATE( 850000000, 3, 425, 2, 0),
    358 	RK3588_PLL_RATE( 816000000, 2, 272, 2, 0),
    359 	RK3588_PLL_RATE( 786432000, 2, 262, 2, 9437),
    360 	RK3588_PLL_RATE( 786000000, 1, 131, 2, 0),
    361 	RK3588_PLL_RATE( 785560000, 3, 392, 2, 51117),
    362 	RK3588_PLL_RATE( 722534400, 8, 963, 2, 24850),
    363 	RK3588_PLL_RATE( 600000000, 2, 200, 2, 0),
    364 	RK3588_PLL_RATE( 594000000, 2, 198, 2, 0),
    365 	RK3588_PLL_RATE( 408000000, 2, 272, 3, 0),
    366 	RK3588_PLL_RATE( 312000000, 2, 208, 3, 0),
    367 	RK3588_PLL_RATE( 216000000, 2, 288, 4, 0),
    368 	RK3588_PLL_RATE( 100000000, 3, 400, 5, 0),
    369 	RK3588_PLL_RATE(  96000000, 2, 256, 5, 0),
    370 };
    371 
    372 static const char *mux_pll_parents[] = {
    373     "xin24m", "xin32k" };
    374 static const char *mux_armclkl_parents[] = {
    375     "xin24m", "gpll", "lpll" };
    376 static const char *mux_armclkb01_parents[] = {
    377     "xin24m", "gpll", "b0pll" };
    378 static const char *mux_armclkb23_parents[] = {
    379     "xin24m", "gpll", "b1pll" };
    380 static const char *b0pll_b1pll_lpll_gpll_parents[]= {
    381     "b0pll", "b1pll", "lpll", "gpll" };
    382 static const char *gpll_24m_parents[] = {
    383     "gpll", "xin24m" };
    384 static const char *gpll_aupll_parents[] = {
    385     "gpll", "aupll" };
    386 static const char *gpll_lpll_parents[] = {
    387     "gpll", "lpll" };
    388 static const char *gpll_cpll_parents[] = {
    389     "gpll", "cpll" };
    390 static const char *gpll_spll_parents[] = {
    391     "gpll", "spll" };
    392 static const char *gpll_cpll_24m_parents[] = {
    393     "gpll", "cpll", "xin24m"};
    394 static const char *gpll_cpll_aupll_parents[] = {
    395     "gpll", "cpll", "aupll"};
    396 static const char *gpll_cpll_npll_parents[] = {
    397     "gpll", "cpll", "npll"};
    398 static const char *gpll_cpll_npll_v0pll_parents[]= {
    399     "gpll", "cpll", "npll", "v0pll"};
    400 static const char *gpll_cpll_24m_spll_parents[] = {
    401     "gpll", "cpll", "xin24m", "spll" };
    402 static const char *gpll_cpll_aupll_spll_parents[]= {
    403     "gpll", "cpll", "aupll", "spll" };
    404 static const char *gpll_cpll_aupll_npll_parents[]= {
    405     "gpll", "cpll", "aupll", "npll" };
    406 static const char *gpll_cpll_v0pll_aupll_parents[]= {
    407     "gpll", "cpll", "v0pll", "aupll" };
    408 static const char *gpll_cpll_v0pll_spll_parents[]= {
    409     "gpll", "cpll", "v0pll", "spll" };
    410 static const char *gpll_cpll_aupll_npll_spll_parents[]= {
    411     "gpll", "cpll", "aupll", "npll", "spll" };
    412 static const char *gpll_cpll_npll_aupll_spll_parents[]= {
    413     "gpll", "cpll", "npll", "aupll", "spll" };
    414 static const char *gpll_cpll_dmyaupll_npll_spll_parents[] =
    415     { "gpll", "cpll", "dummy_aupll", "npll", "spll" };
    416 static const char *gpll_cpll_npll_1000m_parents[]= {
    417     "gpll", "cpll", "npll", "clk_1000m_src" };
    418 static const char *mux_24m_spll_gpll_cpll_parents[]= {
    419     "xin24m", "spll", "gpll", "cpll" };
    420 static const char *mux_24m_32k_parents[] = {
    421     "xin24m", "xin32k" };
    422 static const char *mux_24m_100m_parents[] = {
    423     "xin24m", "clk_100m_src" };
    424 static const char *mux_200m_100m_parents[] = {
    425     "clk_200m_src", "clk_100m_src" };
    426 static const char *mux_100m_50m_24m_parents[] = {
    427     "clk_100m_src", "clk_50m_src", "xin24m" };
    428 static const char *mux_150m_50m_24m_parents[] = {
    429     "clk_150m_src", "clk_50m_src", "xin24m" };
    430 static const char *mux_150m_100m_24m_parents[] = {
    431     "clk_150m_src", "clk_100m_src", "xin24m" };
    432 static const char *mux_200m_150m_24m_parents[] = {
    433     "clk_200m_src", "clk_150m_src", "xin24m" };
    434 static const char *mux_150m_100m_50m_24m_parents[]= {
    435     "clk_150m_src", "clk_100m_src", "clk_50m_src", "xin24m" };
    436 static const char *mux_200m_100m_50m_24m_parents[]= {
    437     "clk_200m_src", "clk_100m_src", "clk_50m_src", "xin24m" };
    438 static const char *mux_300m_200m_100m_24m_parents[]= {
    439     "clk_300m_src", "clk_200m_src", "clk_100m_src", "xin24m" };
    440 static const char *mux_700m_400m_200m_24m_parents[]= {
    441     "clk_700m_src", "clk_400m_src", "clk_200m_src", "xin_osc0_func" };
    442 static const char *mux_500m_250m_100m_24m_parents[]= {
    443     "clk_500m_src", "clk_250m_src", "clk_100m_src", "xin_osc0_func" };
    444 static const char *mux_500m_300m_100m_24m_parents[]= {
    445     "clk_500m_src", "clk_300m_src", "clk_100m_src", "xin_osc0_func" };
    446 static const char *mux_400m_200m_100m_24m_parents[]= {
    447     "clk_400m_src", "clk_200m_src", "clk_100m_src", "xin_osc0_func" };
    448 static const char *clk_i2s2_2ch_parents[] = {
    449     "clk_i2s2_2ch_src", "clk_i2s2_2ch_frac", "i2s2_mclkin", "xin12m" };
    450 static const char *clk_i2s3_2ch_parents[] = {
    451     "clk_i2s3_2ch_src", "clk_i2s3_2ch_frac", "i2s3_mclkin", "xin12m" };
    452 static const char *clk_i2s0_8ch_tx_parents[] = {
    453     "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "i2s0_mclkin", "xin12m" };
    454 static const char *clk_i2s0_8ch_rx_parents[] = {
    455     "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "i2s0_mclkin", "xin12m" };
    456 static const char *clk_i2s1_8ch_tx_parents[] = {
    457     "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "i2s1_mclkin", "xin12m" };
    458 static const char *clk_i2s1_8ch_rx_parents[] = {
    459     "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "i2s1_mclkin", "xin12m" };
    460 static const char *clk_i2s4_8ch_tx_parents[] = {
    461     "clk_i2s4_8ch_tx_src", "clk_i2s4_8ch_tx_frac", "i2s4_mclkin", "xin12m" };
    462 static const char *clk_i2s5_8ch_tx_parents[] = {
    463     "clk_i2s5_8ch_tx_src", "clk_i2s5_8ch_tx_frac", "i2s5_mclkin", "xin12m" };
    464 static const char *clk_i2s6_8ch_tx_parents[] = {
    465     "clk_i2s6_8ch_tx_src", "clk_i2s6_8ch_tx_frac", "i2s6_mclkin", "xin12m" };
    466 static const char *clk_i2s6_8ch_rx_parents[] = {
    467     "clk_i2s6_8ch_rx_src", "clk_i2s6_8ch_rx_frac", "i2s6_mclkin", "xin12m" };
    468 static const char *clk_i2s7_8ch_rx_parents[] = {
    469     "clk_i2s7_8ch_rx_src", "clk_i2s7_8ch_rx_frac", "i2s7_mclkin", "xin12m" };
    470 static const char *clk_i2s8_8ch_tx_parents[] = {
    471     "clk_i2s8_8ch_tx_src", "clk_i2s8_8ch_tx_frac", "i2s8_mclkin", "xin12m" };
    472 static const char *clk_i2s9_8ch_rx_parents[] = {
    473     "clk_i2s9_8ch_rx_src", "clk_i2s9_8ch_rx_frac", "i2s9_mclkin", "xin12m" };
    474 static const char *clk_i2s10_8ch_rx_parents[] = {
    475     "clk_i2s10_8ch_rx_src", "clk_i2s10_8ch_rx_frac", "i2s10_mclkin", "xin12m" };
    476 static const char *clk_spdif0_parents[] = {
    477     "clk_spdif0_src", "clk_spdif0_frac", "xin12m" };
    478 static const char *clk_spdif1_parents[] = {
    479     "clk_spdif1_src", "clk_spdif1_frac", "xin12m" };
    480 static const char *clk_spdif2_dp0_parents[] = {
    481     "clk_spdif2_dp0_src", "clk_spdif2_dp0_frac", "xin12m" };
    482 static const char *clk_spdif3_parents[] = {
    483     "clk_spdif3_src", "clk_spdif3_frac", "xin12m" };
    484 static const char *clk_spdif4_parents[] = {
    485     "clk_spdif4_src", "clk_spdif4_frac", "xin12m" };
    486 static const char *clk_spdif5_dp1_parents[] = {
    487     "clk_spdif5_dp1_src", "clk_spdif5_dp1_frac", "xin12m" };
    488 static const char *clk_uart0_parents[] = {
    489     "clk_uart0_src", "clk_uart0_frac", "xin24m" };
    490 static const char *clk_uart1_parents[] = {
    491     "clk_uart1_src", "clk_uart1_frac", "xin24m" };
    492 static const char *clk_uart2_parents[] = {
    493     "clk_uart2_src", "clk_uart2_frac", "xin24m" };
    494 static const char *clk_uart3_parents[] = {
    495     "clk_uart3_src", "clk_uart3_frac", "xin24m" };
    496 static const char *clk_uart4_parents[] = {
    497     "clk_uart4_src", "clk_uart4_frac", "xin24m" };
    498 static const char *clk_uart5_parents[] = {
    499     "clk_uart5_src", "clk_uart5_frac", "xin24m" };
    500 static const char *clk_uart6_parents[] = {
    501     "clk_uart6_src", "clk_uart6_frac", "xin24m" };
    502 static const char *clk_uart7_parents[] = {
    503     "clk_uart7_src", "clk_uart7_frac", "xin24m" };
    504 static const char *clk_uart8_parents[] = {
    505     "clk_uart8_src", "clk_uart8_frac", "xin24m" };
    506 static const char *clk_uart9_parents[] = {
    507     "clk_uart9_src", "clk_uart9_frac", "xin24m" };
    508 static const char *clk_gmac0_ptp_ref_parents[] = {
    509     "cpll", "clk_gmac0_ptpref_io" };
    510 static const char *clk_gmac1_ptp_ref_parents[] = {
    511     "cpll", "clk_gmac1_ptpref_io" };
    512 static const char *aclk_hdcp1_root_parents[] = {
    513     "gpll", "cpll", "clk_hdmitrx_refsrc" };
    514 static const char *dclk_vop0_parents[] = {
    515     "dclk_vop0_src", "clk_hdmiphy_pixel0", "clk_hdmiphy_pixel1" };
    516 static const char *dclk_vop1_parents[] = {
    517     "dclk_vop1_src", "clk_hdmiphy_pixel0", "clk_hdmiphy_pixel1" };
    518 static const char *dclk_vop2_parents[] = {
    519     "dclk_vop2_src", "clk_hdmiphy_pixel0", "clk_hdmiphy_pixel1" };
    520 static const char *pmu_200m_100m_parents[] = {
    521     "clk_pmu1_200m_src", "clk_pmu1_100m_src" };
    522 static const char *pmu_300m_24m_parents[] = {
    523     "clk_300m_src", "xin24m" };
    524 static const char *pmu_400m_24m_parents[] = {
    525     "clk_400m_src", "xin24m" };
    526 static const char *pmu_100m_50m_24m_src_parents[]= {
    527     "clk_pmu1_100m_src", "clk_pmu1_50m_src", "xin24m" };
    528 static const char *pmu_24m_32k_100m_src_parents[]= {
    529     "xin24m", "32k", "clk_pmu1_100m_src" };
    530 static const char *hclk_pmu1_root_parents[] = {
    531     "clk_pmu1_200m_src", "clk_pmu1_100m_src", "clk_pmu1_50m_src", "xin24m" };
    532 static const char *hclk_pmu_cm0_root_parents[] = {
    533     "clk_pmu1_400m_src", "clk_pmu1_200m_src", "clk_pmu1_100m_src", "xin24m" };
    534 static const char *mclk_pdm0_parents[] = {
    535     "clk_pmu1_300m_src", "clk_pmu1_200m_src" };
    536 static const char *mux_24m_ppll_spll_parents[] = {
    537     "xin24m", "ppll", "spll" };
    538 static const char *mux_24m_ppll_parents[] = {
    539     "xin24m", "ppll" };
    540 static const char *aclk_vop_sub_src_parents[] = {
    541     "aclk_vop_root", "aclk_vop_div2_src" };
    542 static const char *clk_ref_pipe_phy0_parents[] = {
    543     "clk_ref_pipe_phy0_osc_src", "clk_ref_pipe_phy0_pll_src" };
    544 static const char *clk_ref_pipe_phy1_parents[] = {
    545     "clk_ref_pipe_phy1_osc_src", "clk_ref_pipe_phy1_pll_src" };
    546 static const char *clk_ref_pipe_phy2_parents[] = {
    547     "clk_ref_pipe_phy2_osc_src", "clk_ref_pipe_phy2_pll_src" };
    548 static const char *i2s0_8ch_mclkout_parents[] = {
    549     "mclk_i2s0_8ch_tx", "mclk_i2s0_8ch_rx", "xin12m" };
    550 static const char *i2s1_8ch_mclkout_parents[] = {
    551     "mclk_i2s1_8ch_tx", "mclk_i2s1_8ch_rx", "xin12m" };
    552 static const char *i2s2_2ch_mclkout_parents[] = {
    553     "mclk_i2s2_2ch", "xin12m" };
    554 static const char *i2s3_2ch_mclkout_parents[] = {
    555     "mclk_i2s3_2ch", "xin12m" };
    556 static const char *i2s6_8ch_mclkout_parents[] = {
    557     "mclk_i2s6_8ch_tx", "mclk_i2s6_8ch_rx", "xin12m" };
    558 
    559 
    560 static struct rk_cru_clk rk3588_cru_clks[] = {
    561 	/* PLLs */
    562 	RK3588_PLL(RK3588_PLL_B0PLL, "b0pll", mux_pll_parents,
    563 	    PLL_CON(BIGCORE0, 0),
    564 	    CLKSEL_CON(BIGCORE0, 0),
    565 	    __BIT(6),
    566 	    __BIT(15),
    567 	    rk3588_pll_rates),
    568 	RK3588_PLL(RK3588_PLL_B1PLL, "b1pll", mux_pll_parents,
    569 	    PLL_CON(BIGCORE1, 8),
    570 	    CLKSEL_CON(BIGCORE1, 0),
    571 	    __BIT(6),
    572 	    __BIT(15),
    573 	    rk3588_pll_rates),
    574 
    575 	RK3588_PLL(RK3588_PLL_LPLL, "lpll", mux_pll_parents,
    576 	    PLL_CON(DSU, 16),
    577 	    CLKSEL_CON(DSU, 5),
    578 	    __BIT(14),
    579 	    __BIT(15),
    580 	    rk3588_pll_rates),
    581 	RK3588_PLL(RK3588_PLL_V0PLL, "v0pll", mux_pll_parents,
    582 	    PLL_CON(0, 88),
    583 	    MODE_CON(0, 0),
    584 	    __BIT(4),
    585 	    __BIT(15),
    586 	    rk3588_pll_rates),
    587 	RK3588_PLL(RK3588_PLL_AUPLL, "aupll", mux_pll_parents,
    588 	    PLL_CON(0, 96),
    589 	    MODE_CON(0, 0),
    590 	    __BIT(6),
    591 	    __BIT(15),
    592 	    rk3588_pll_rates),
    593 	RK3588_PLL(RK3588_PLL_CPLL, "cpll", mux_pll_parents,
    594 	    PLL_CON(0, 104),
    595 	    MODE_CON(0, 0),
    596 	    __BIT(8),
    597 	    __BIT(15),
    598 	    rk3588_pll_rates),
    599 	RK3588_PLL(RK3588_PLL_GPLL, "gpll", mux_pll_parents,
    600 	    PLL_CON(0, 112),
    601 	    MODE_CON(0, 0),
    602 	    __BIT(2),
    603 	    __BIT(15),
    604 	    rk3588_pll_rates),
    605 	RK3588_PLL(RK3588_PLL_NPLL, "npll", mux_pll_parents,
    606 	    PLL_CON(0, 120),
    607 	    MODE_CON(0, 0),
    608 	    __BIT(0),
    609 	    __BIT(15),
    610 	    rk3588_pll_rates),
    611 	RK3588_PLL(RK3588_PLL_PPLL, "ppll", mux_pll_parents,
    612 	    PLL_CON(PHP, 128),
    613 	    MODE_CON(0, 0),
    614 	    __BIT(10),
    615 	    __BIT(15),
    616 	    rk3588_pll_rates),
    617 
    618 	/* big,little cores */
    619 	RK_CPU_CORE4(RK3588_ARMCLK_L, "armclk_l", mux_armclkl_parents,
    620 	    CLKSEL_CON(DSU, 5),		/* mux_reg */
    621 	    __BITS(15,14), 2, 1,	/* mux_mask, mux_main, mux_alt */
    622 	    CLKSEL_CON(DSU, 6),		/* div0_reg */
    623 	    __BITS(4,0),		/* div0_mask */
    624 	    CLKSEL_CON(DSU, 6),		/* div1_reg */
    625 	    __BITS(11,7),		/* div1_mask */
    626 	    CLKSEL_CON(DSU, 7),		/* div2_reg */
    627 	    __BITS(4,0),		/* div2_mask */
    628 	    CLKSEL_CON(DSU, 7),		/* div3_reg */
    629 	    __BITS(11,7),		/* div3_mask */
    630 	    armclk_l_rates),
    631 	RK_CPU_CORE2(RK3588_ARMCLK_B01, "armclk_b01", mux_armclkb01_parents,
    632 	    CLKSEL_CON(BIGCORE0, 0),	/* mux_reg */
    633 	    __BITS(7,6), 2, 1,		/* mux_mask, mux_main, mux_alt */
    634 	    CLKSEL_CON(BIGCORE0, 0),	/* div0_reg */
    635 	    __BITS(12,8),		/* div0_mask */
    636 	    CLKSEL_CON(BIGCORE0, 1),	/* div1_reg */
    637 	    __BITS(4,0),		/* div1_mask */
    638 	    armclk_b01_rates),
    639 	RK_CPU_CORE2(RK3588_ARMCLK_B01, "armclk_b23", mux_armclkb23_parents,
    640 	    CLKSEL_CON(BIGCORE1, 0),	/* reg */
    641 	    __BITS(7,6), 2, 1,		/* mux_mask, mux_main, mux_alt */
    642 	    CLKSEL_CON(BIGCORE1, 0),	/* div0_reg */
    643 	    __BITS(12,8),		/* div0_mask */
    644 	    CLKSEL_CON(BIGCORE1, 1),	/* div1_reg */
    645 	    __BITS(4,0),		/* div1_mask */
    646 	    armclk_b23_rates),
    647 
    648 	RK_COMPOSITE_NODIV(RK3588_PCLK_BIGCORE0_ROOT, "pclk_bigcore0_root",
    649 	    mux_100m_50m_24m_parents,
    650 	    CLKSEL_CON(BIGCORE0, 2), __BITS(1,0),
    651 	    CLKGATE_CON(BIGCORE0, 0), __BIT(14),
    652 	    0),
    653 	RK_GATE(RK3588_PCLK_BIGCORE0_PVTM, "pclk_bigcore0_pvtm",
    654 	    "pclk_bigcore0_root",
    655 	    CLKGATE_CON(BIGCORE0, 1), 0),
    656 	RK_GATE(RK3588_CLK_BIGCORE0_PVTM, "clk_bigcore0_pvtm", "xin24m",
    657 	    CLKGATE_CON(BIGCORE0, 0), 12),
    658 	RK_GATE(RK3588_CLK_CORE_BIGCORE0_PVTM, "clk_core_bigcore0_pvtm",
    659 	    "armclk_b01",
    660 	    CLKGATE_CON(BIGCORE0, 0), 13),
    661 
    662 	RK_COMPOSITE_NODIV(RK3588_PCLK_BIGCORE1_ROOT, "pclk_bigcore1_root",
    663 	    mux_100m_50m_24m_parents,
    664 	    CLKSEL_CON(BIGCORE1, 2), __BITS(1,0),
    665 	    CLKGATE_CON(BIGCORE1, 0), __BIT(14),
    666 	    0),
    667 	RK_GATE(RK3588_PCLK_BIGCORE1_PVTM, "pclk_bigcore1_pvtm",
    668 	    "pclk_bigcore1_root",
    669 	    CLKGATE_CON(BIGCORE1, 1), 0),
    670 	RK_GATE(RK3588_CLK_BIGCORE1_PVTM, "clk_bigcore1_pvtm", "xin24m",
    671 	    CLKGATE_CON(BIGCORE1, 0), 12),
    672 	RK_GATE(RK3588_CLK_CORE_BIGCORE1_PVTM, "clk_core_bigcore1_pvtm",
    673 	    "armclk_b23",
    674 	    CLKGATE_CON(BIGCORE1, 0), 13),
    675 
    676 
    677 	RK_COMPOSITE(RK3588_CLK_50M_SRC, "clk_50m_src",
    678 	    gpll_cpll_parents,
    679 	    CLKSEL_CON(0, 0), __BITS(5,5), __BITS(4,0),
    680 	    CLKGATE_CON(0, 0), __BIT(0),
    681 	    0),
    682 	RK_COMPOSITE(RK3588_CLK_100M_SRC, "clk_100m_src",
    683 	    gpll_cpll_parents,
    684 	    CLKSEL_CON(0, 0), __BITS(11,11), __BITS(10,6),
    685 	    CLKGATE_CON(0, 0), __BIT(1),
    686 	    0),
    687 	RK_COMPOSITE(RK3588_CLK_150M_SRC, "clk_150m_src",
    688 	    gpll_cpll_parents,
    689 	    CLKSEL_CON(0, 1), __BITS(5,5), __BITS(4,0),
    690 	    CLKGATE_CON(0, 0), __BIT(2),
    691 	    0),
    692 	RK_COMPOSITE(RK3588_CLK_200M_SRC, "clk_200m_src",
    693 	    gpll_cpll_parents,
    694 	    CLKSEL_CON(0, 1), __BITS(11,11), __BITS(10,6),
    695 	    CLKGATE_CON(0, 0), __BIT(3),
    696 	    0),
    697 	RK_COMPOSITE(RK3588_CLK_250M_SRC, "clk_250m_src",
    698 	    gpll_cpll_parents,
    699 	    CLKSEL_CON(0, 2), __BITS(5,5), __BITS(4,0),
    700 	    CLKGATE_CON(0, 0), __BIT(4),
    701 	    0),
    702 	RK_COMPOSITE(RK3588_CLK_300M_SRC, "clk_300m_src",
    703 	    gpll_cpll_parents,
    704 	    CLKSEL_CON(0, 2), __BITS(11,11), __BITS(10,6),
    705 	    CLKGATE_CON(0, 0), __BIT(5),
    706 	    0),
    707 	RK_COMPOSITE(RK3588_CLK_350M_SRC, "clk_350m_src",
    708 	    gpll_spll_parents,
    709 	    CLKSEL_CON(0, 3), __BITS(5,5), __BITS(4,0),
    710 	    CLKGATE_CON(0, 0), __BIT(6),
    711 	    0),
    712 	RK_COMPOSITE(RK3588_CLK_400M_SRC, "clk_400m_src",
    713 	    gpll_cpll_parents,
    714 	    CLKSEL_CON(0, 3), __BITS(11,11), __BITS(10,6),
    715 	    CLKGATE_CON(0, 0), __BIT(7),
    716 	    0),
    717 	RK_COMPOSITE_HALF(RK3588_CLK_450M_SRC, "clk_450m_src",
    718 	    gpll_cpll_parents,
    719 	    CLKSEL_CON(0, 4), __BITS(5,5),
    720 	    __BITS(4,0),
    721 	    CLKGATE_CON(0, 0), __BIT(8),
    722 	    0),
    723 	RK_COMPOSITE(RK3588_CLK_500M_SRC, "clk_500m_src",
    724 	    gpll_cpll_parents,
    725 	    CLKSEL_CON(0, 4), __BITS(11,11), __BITS(10,6),
    726 	    CLKGATE_CON(0, 0), __BIT(9),
    727 	    0),
    728 	RK_COMPOSITE(RK3588_CLK_600M_SRC, "clk_600m_src",
    729 	    gpll_cpll_parents,
    730 	    CLKSEL_CON(0, 5), __BITS(5,5), __BITS(4,0),
    731 	    CLKGATE_CON(0, 0), __BIT(10),
    732 	    0),
    733 	RK_COMPOSITE(RK3588_CLK_650M_SRC, "clk_650m_src",
    734 	    gpll_lpll_parents,
    735 	    CLKSEL_CON(0, 5), __BITS(11,11), __BITS(10,6),
    736 	    CLKGATE_CON(0, 0), __BIT(11),
    737 	    0),
    738 	RK_COMPOSITE(RK3588_CLK_700M_SRC, "clk_700m_src",
    739 	    gpll_spll_parents,
    740 	    CLKSEL_CON(0, 6), __BITS(5,5), __BITS(4,0),
    741 	    CLKGATE_CON(0, 0), __BIT(12),
    742 	    0),
    743 	RK_COMPOSITE(RK3588_CLK_800M_SRC, "clk_800m_src",
    744 	    gpll_aupll_parents,
    745 	    CLKSEL_CON(0, 6), __BITS(11,11), __BITS(10,6),
    746 	    CLKGATE_CON(0, 0), __BIT(13),
    747 	    0),
    748 	RK_COMPOSITE_HALF(RK3588_CLK_1000M_SRC, "clk_1000m_src",
    749 	    gpll_cpll_npll_v0pll_parents,
    750 	    CLKSEL_CON(0, 7), __BITS(6,5),
    751 	    __BITS(4,0),
    752 	    CLKGATE_CON(0, 0), __BIT(14),
    753 	    0),
    754 	RK_COMPOSITE(RK3588_CLK_1200M_SRC, "clk_1200m_src",
    755 	    gpll_cpll_parents,
    756 	    CLKSEL_CON(0, 7), __BITS(12,12), __BITS(11,7),
    757 	    CLKGATE_CON(0, 0), __BIT(15),
    758 	    0),
    759 	RK_COMPOSITE_NODIV(RK3588_ACLK_TOP_M300_ROOT, "aclk_top_m300_root",
    760 	    mux_300m_200m_100m_24m_parents,
    761 	    CLKSEL_CON(0, 9), __BITS(1,0),
    762 	    CLKGATE_CON(0, 1), __BIT(10),
    763 	    0),
    764 	RK_COMPOSITE_NODIV(RK3588_ACLK_TOP_M500_ROOT, "aclk_top_m500_root",
    765 	    mux_500m_300m_100m_24m_parents,
    766 	    CLKSEL_CON(0, 9), __BITS(3,2),
    767 	    CLKGATE_CON(0, 1), __BIT(11),
    768 	    0),
    769 	RK_COMPOSITE_NODIV(RK3588_ACLK_TOP_M400_ROOT, "aclk_top_m400_root",
    770 	    mux_400m_200m_100m_24m_parents,
    771 	    CLKSEL_CON(0, 9), __BITS(5,4),
    772 	    CLKGATE_CON(0, 1), __BIT(12),
    773 	    0),
    774 	RK_COMPOSITE_NODIV(RK3588_ACLK_TOP_S200_ROOT, "aclk_top_s200_root",
    775 	    mux_200m_100m_50m_24m_parents,
    776 	    CLKSEL_CON(0, 9), __BITS(7,6),
    777 	    CLKGATE_CON(0, 1), __BIT(13),
    778 	    0),
    779 	RK_COMPOSITE_NODIV(RK3588_ACLK_TOP_S400_ROOT, "aclk_top_s400_root",
    780 	    mux_400m_200m_100m_24m_parents,
    781 	    CLKSEL_CON(0, 9), __BITS(9,8),
    782 	    CLKGATE_CON(0, 1), __BIT(14),
    783 	    0),
    784 	RK_COMPOSITE(RK3588_ACLK_TOP_ROOT, "aclk_top_root",
    785 	    gpll_cpll_aupll_parents,
    786 	    CLKSEL_CON(0, 8), __BITS(6,5), __BITS(4,0),
    787 	    CLKGATE_CON(0, 1), __BIT(0),
    788 	    0),
    789 	RK_COMPOSITE_NODIV(RK3588_PCLK_TOP_ROOT, "pclk_top_root",
    790 	    mux_100m_50m_24m_parents,
    791 	    CLKSEL_CON(0, 8), __BITS(8,7),
    792 	    CLKGATE_CON(0, 1), __BIT(1),
    793 	    0),
    794 	RK_COMPOSITE(RK3588_ACLK_LOW_TOP_ROOT, "aclk_low_top_root",
    795 	    gpll_cpll_parents,
    796 	    CLKSEL_CON(0, 8), __BITS(14,14), __BITS(13,9),
    797 	    CLKGATE_CON(0, 1), __BIT(2),
    798 	    0),
    799 	RK_COMPOSITE(RK3588_CLK_MIPI_CAMARAOUT_M0, "clk_mipi_camaraout_m0",
    800 	    mux_24m_spll_gpll_cpll_parents,
    801 	    CLKSEL_CON(0, 18), __BITS(9,8), __BITS(7,0),
    802 	    CLKGATE_CON(0, 5), __BIT(9),
    803 	    0),
    804 	RK_COMPOSITE(RK3588_CLK_MIPI_CAMARAOUT_M1, "clk_mipi_camaraout_m1",
    805 	    mux_24m_spll_gpll_cpll_parents,
    806 	    CLKSEL_CON(0, 19), __BITS(9,8), __BITS(7,0),
    807 	    CLKGATE_CON(0, 5), __BIT(10),
    808 	    0),
    809 	RK_COMPOSITE(RK3588_CLK_MIPI_CAMARAOUT_M2, "clk_mipi_camaraout_m2",
    810 	    mux_24m_spll_gpll_cpll_parents,
    811 	    CLKSEL_CON(0, 20), __BITS(9,8), __BITS(7,0),
    812 	    CLKGATE_CON(0, 5), __BIT(11),
    813 	    0),
    814 	RK_COMPOSITE(RK3588_CLK_MIPI_CAMARAOUT_M3, "clk_mipi_camaraout_m3",
    815 	    mux_24m_spll_gpll_cpll_parents,
    816 	    CLKSEL_CON(0, 21), __BITS(9,8), __BITS(7,0),
    817 	    CLKGATE_CON(0, 5), __BIT(12),
    818 	    0),
    819 	RK_COMPOSITE(RK3588_CLK_MIPI_CAMARAOUT_M4, "clk_mipi_camaraout_m4",
    820 	    mux_24m_spll_gpll_cpll_parents,
    821 	    CLKSEL_CON(0, 22), __BITS(9,8), __BITS(7,0),
    822 	    CLKGATE_CON(0, 5), __BIT(13),
    823 	    0),
    824 	RK_COMPOSITE(RK3588_MCLK_GMAC0_OUT, "mclk_gmac0_out",
    825 	    gpll_cpll_parents,
    826 	    CLKSEL_CON(0, 15), __BITS(7,7), __BITS(6,0),
    827 	    CLKGATE_CON(0, 5), __BIT(3),
    828 	    0),
    829 	RK_COMPOSITE(RK3588_REFCLKO25M_ETH0_OUT, "refclko25m_eth0_out",
    830 	    gpll_cpll_parents,
    831 	    CLKSEL_CON(0, 15), __BITS(15,15), __BITS(14,8),
    832 	    CLKGATE_CON(0, 5), __BIT(4),
    833 	    0),
    834 	RK_COMPOSITE(RK3588_REFCLKO25M_ETH1_OUT, "refclko25m_eth1_out",
    835 	    gpll_cpll_parents,
    836 	    CLKSEL_CON(0, 16), __BITS(7,7), __BITS(6,0),
    837 	    CLKGATE_CON(0, 5), __BIT(5),
    838 	    0),
    839 	RK_COMPOSITE(RK3588_CLK_CIFOUT_OUT, "clk_cifout_out",
    840 	    gpll_cpll_24m_spll_parents,
    841 	    CLKSEL_CON(0, 17), __BITS(9,8), __BITS(7,0),
    842 	    CLKGATE_CON(0, 5), __BIT(6),
    843 	    0),
    844 	RK_GATE(RK3588_PCLK_MIPI_DCPHY0, "pclk_mipi_dcphy0", "pclk_top_root",
    845 	    CLKGATE_CON(0, 3), 14),
    846 	RK_GATE(RK3588_PCLK_MIPI_DCPHY1, "pclk_mipi_dcphy1", "pclk_top_root",
    847 	    CLKGATE_CON(0, 4), 3),
    848 	RK_GATE(RK3588_PCLK_CSIPHY0, "pclk_csiphy0", "pclk_top_root",
    849 	    CLKGATE_CON(0, 1), 6),
    850 	RK_GATE(RK3588_PCLK_CSIPHY1, "pclk_csiphy1", "pclk_top_root",
    851 	    CLKGATE_CON(0, 1), 8),
    852 	RK_GATE(RK3588_PCLK_CRU, "pclk_cru", "pclk_top_root",
    853 	    CLKGATE_CON(0, 5), 0),
    854 	RK_COMPOSITE(0, "sclk_dsu",
    855 	    b0pll_b1pll_lpll_gpll_parents,
    856 	    CLKSEL_CON(DSU, 0), __BITS(13,12), __BITS(4,0),
    857 	    CLKGATE_CON(DSU, 0), __BIT(4),
    858 	    0),
    859 	RK_COMPOSITE_NOMUX(0, "atclk_dsu", "sclk_dsu",
    860 	    CLKSEL_CON(DSU, 3), __BITS(4,0),
    861 	    CLKGATE_CON(DSU, 1), __BIT(0),
    862 	    0),
    863 	RK_COMPOSITE_NOMUX(0, "gicclk_dsu", "sclk_dsu",
    864 	    CLKSEL_CON(DSU, 3), __BITS(9,5),
    865 	    CLKGATE_CON(DSU, 1), __BIT(1),
    866 	    0),
    867 	RK_COMPOSITE_NOMUX(0, "aclkmp_dsu", "sclk_dsu",
    868 	    CLKSEL_CON(DSU, 1), __BITS(15,11),
    869 	    CLKGATE_CON(DSU, 0), __BIT(12),
    870 	    0),
    871 	RK_COMPOSITE_NOMUX(0, "aclkm_dsu", "sclk_dsu",
    872 	    CLKSEL_CON(DSU, 1), __BITS(5,1),
    873 	    CLKGATE_CON(DSU, 0), __BIT(8),
    874 	    0),
    875 	RK_COMPOSITE_NOMUX(0, "aclks_dsu", "sclk_dsu",
    876 	    CLKSEL_CON(DSU, 1), __BITS(10,6),
    877 	    CLKGATE_CON(DSU, 0), __BIT(9),
    878 	    0),
    879 	RK_COMPOSITE_NOMUX(0, "periph_dsu", "sclk_dsu",
    880 	    CLKSEL_CON(DSU, 2), __BITS(4,0),
    881 	    CLKGATE_CON(DSU, 0), __BIT(13),
    882 	    0),
    883 	RK_COMPOSITE_NOMUX(0, "cntclk_dsu", "periph_dsu",
    884 	    CLKSEL_CON(DSU, 2), __BITS(9,5),
    885 	    CLKGATE_CON(DSU, 0), __BIT(14),
    886 	    0),
    887 	RK_COMPOSITE_NOMUX(0, "tsclk_dsu", "periph_dsu",
    888 	    CLKSEL_CON(DSU, 2), __BITS(14,10),
    889 	    CLKGATE_CON(DSU, 0), __BIT(15),
    890 	    0),
    891 	RK_COMPOSITE_NODIV(RK3588_PCLK_DSU_S_ROOT, "pclk_dsu_s_root",
    892 	    mux_100m_50m_24m_parents,
    893 	    CLKSEL_CON(DSU, 4), __BITS(12,11),
    894 	    CLKGATE_CON(DSU, 2), __BIT(2),
    895 	    0),
    896 	RK_COMPOSITE(RK3588_PCLK_DSU_ROOT, "pclk_dsu_root",
    897 	    b0pll_b1pll_lpll_gpll_parents,
    898 	    CLKSEL_CON(DSU, 4), __BITS(6,5), __BITS(4,0),
    899 	    CLKGATE_CON(DSU, 1), __BIT(3),
    900 	    0),
    901 	RK_COMPOSITE_NODIV(RK3588_PCLK_DSU_NS_ROOT, "pclk_dsu_ns_root",
    902 	    mux_100m_50m_24m_parents,
    903 	    CLKSEL_CON(DSU, 4), __BITS(8,7),
    904 	    CLKGATE_CON(DSU, 1), __BIT(4),
    905 	    0),
    906 	RK_GATE(RK3588_PCLK_LITCORE_PVTM, "pclk_litcore_pvtm",
    907 	    "pclk_dsu_ns_root",
    908 	    CLKGATE_CON(DSU, 2), 6),
    909 	RK_GATE(RK3588_PCLK_DBG, "pclk_dbg", "pclk_dsu_root",
    910 	    CLKGATE_CON(DSU, 1), 7),
    911 	RK_GATE(RK3588_PCLK_DSU, "pclk_dsu", "pclk_dsu_root",
    912 	    CLKGATE_CON(DSU, 1), 6),
    913 	RK_GATE(RK3588_PCLK_S_DAPLITE, "pclk_s_daplite", "pclk_dsu_ns_root",
    914 	    CLKGATE_CON(DSU, 1), 8),
    915 	RK_GATE(RK3588_PCLK_M_DAPLITE, "pclk_m_daplite", "pclk_dsu_root",
    916 	    CLKGATE_CON(DSU, 1), 9),
    917 	RK_GATE(RK3588_CLK_LITCORE_PVTM, "clk_litcore_pvtm", "xin24m",
    918 	    CLKGATE_CON(DSU, 2), 0),
    919 	RK_GATE(RK3588_CLK_CORE_LITCORE_PVTM, "clk_core_litcore_pvtm",
    920 	    "armclk_l",
    921 	    CLKGATE_CON(DSU, 2), 1),
    922 	RK_COMPOSITE_NODIV(RK3588_HCLK_AUDIO_ROOT, "hclk_audio_root",
    923 	    mux_200m_100m_50m_24m_parents,
    924 	    CLKSEL_CON(0, 24), __BITS(1,0),
    925 	    CLKGATE_CON(0, 7), __BIT(0),
    926 	    0),
    927 	RK_COMPOSITE_NODIV(RK3588_PCLK_AUDIO_ROOT, "pclk_audio_root",
    928 	    mux_100m_50m_24m_parents,
    929 	    CLKSEL_CON(0, 24), __BITS(3,2),
    930 	    CLKGATE_CON(0, 7), __BIT(1),
    931 	    0),
    932 	RK_GATE(RK3588_HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_audio_root",
    933 	    CLKGATE_CON(0, 7), 12),
    934 	RK_GATE(RK3588_HCLK_I2S3_2CH, "hclk_i2s3_2ch", "hclk_audio_root",
    935 	    CLKGATE_CON(0, 7), 13),
    936 	RK_COMPOSITE(RK3588_CLK_I2S2_2CH_SRC, "clk_i2s2_2ch_src",
    937 	    gpll_aupll_parents,
    938 	    CLKSEL_CON(0, 28), __BITS(9,9), __BITS(8,4),
    939 	    CLKGATE_CON(0, 7), __BIT(14),
    940 	    0),
    941 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S2_2CH_FRAC, "clk_i2s2_2ch_frac",
    942 	    "clk_i2s2_2ch_src",
    943 	    CLKGATE_CON(0, 7),
    944 	    RK_COMPOSITE_SET_RATE_PARENT),
    945 	RK_MUX(RK3588_CLK_I2S2_2CH, "clk_i2s2_2ch", clk_i2s2_2ch_parents,
    946 	    CLKSEL_CON(0, 30), __BITS(1,0)),
    947 	RK_GATE(RK3588_MCLK_I2S2_2CH, "mclk_i2s2_2ch", "clk_i2s2_2ch",
    948 	    CLKGATE_CON(0, 8), 0),
    949 	RK_MUX(RK3588_I2S2_2CH_MCLKOUT, "i2s2_2ch_mclkout",
    950 	    i2s2_2ch_mclkout_parents,
    951 	    CLKSEL_CON(0, 30), __BITS(2,2)),
    952 	RK_COMPOSITE(RK3588_CLK_I2S3_2CH_SRC, "clk_i2s3_2ch_src",
    953 	    gpll_aupll_parents,
    954 	    CLKSEL_CON(0, 30), __BITS(8,8), __BITS(7,3),
    955 	    CLKGATE_CON(0, 8), __BIT(1),
    956 	    0),
    957 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S3_2CH_FRAC, "clk_i2s3_2ch_frac",
    958 	    "clk_i2s3_2ch_src",
    959 	    CLKGATE_CON(0, 8),
    960 	    RK_COMPOSITE_SET_RATE_PARENT),
    961 	RK_MUX(RK3588_CLK_I2S3_2CH, "clk_i2s3_2ch", clk_i2s3_2ch_parents,
    962 	    CLKSEL_CON(0, 32), __BITS(1,0)),
    963 	RK_GATE(RK3588_MCLK_I2S3_2CH, "mclk_i2s3_2ch", "clk_i2s3_2ch",
    964 	    CLKGATE_CON(0, 8), 3),
    965 	RK_GATE(RK3588_CLK_DAC_ACDCDIG, "clk_dac_acdcdig", "mclk_i2s3_2ch",
    966 	    CLKGATE_CON(0, 8), 4),
    967 	RK_MUX(RK3588_I2S3_2CH_MCLKOUT, "i2s3_2ch_mclkout",
    968 	    i2s3_2ch_mclkout_parents,
    969 	    CLKSEL_CON(0, 32), __BITS(2,2)),
    970 	RK_GATE(RK3588_PCLK_ACDCDIG, "pclk_acdcdig", "pclk_audio_root",
    971 	    CLKGATE_CON(0, 7), 11),
    972 	RK_GATE(RK3588_HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_audio_root",
    973 	    CLKGATE_CON(0, 7), 4),
    974 	RK_COMPOSITE(RK3588_CLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src",
    975 	    gpll_aupll_parents,
    976 	    CLKSEL_CON(0, 24), __BITS(9,9), __BITS(8,4),
    977 	    CLKGATE_CON(0, 7), __BIT(5),
    978 	    0),
    979 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S0_8CH_TX_FRAC, "clk_i2s0_8ch_tx_frac",
    980 	   "clk_i2s0_8ch_tx_src",
    981 	    CLKGATE_CON(0, 7),
    982 	    RK_COMPOSITE_SET_RATE_PARENT),
    983 	RK_MUX(RK3588_CLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx",
    984 	    clk_i2s0_8ch_tx_parents,
    985 	    CLKSEL_CON(0, 26), __BITS(1,0)),
    986 	RK_GATE(RK3588_MCLK_I2S0_8CH_TX, "mclk_i2s0_8ch_tx", "clk_i2s0_8ch_tx",
    987 	    CLKGATE_CON(0, 7), 7),
    988 	RK_COMPOSITE(RK3588_CLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src",
    989 	    gpll_aupll_parents,
    990 	    CLKSEL_CON(0, 26), __BITS(7,7), __BITS(6,2),
    991 	    CLKGATE_CON(0, 7), __BIT(8),
    992 	    0),
    993 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S0_8CH_RX_FRAC, "clk_i2s0_8ch_rx_frac",
    994 	    "clk_i2s0_8ch_rx_src",
    995 	    CLKGATE_CON(0, 7),
    996 	    RK_COMPOSITE_SET_RATE_PARENT),
    997 	RK_MUX(RK3588_CLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx",
    998 	    clk_i2s0_8ch_rx_parents,
    999 	    CLKSEL_CON(0, 28), __BITS(1,0)),
   1000 	RK_GATE(RK3588_MCLK_I2S0_8CH_RX, "mclk_i2s0_8ch_rx", "clk_i2s0_8ch_rx",
   1001 	    CLKGATE_CON(0, 7), 10),
   1002 	RK_MUX(RK3588_I2S0_8CH_MCLKOUT, "i2s0_8ch_mclkout",
   1003 	    i2s0_8ch_mclkout_parents,
   1004 	    CLKSEL_CON(0, 28), __BITS(3,2)),
   1005 	RK_GATE(RK3588_HCLK_PDM1, "hclk_pdm1", "hclk_audio_root",
   1006 	    CLKGATE_CON(0, 9), 6),
   1007 	RK_COMPOSITE(RK3588_MCLK_PDM1, "mclk_pdm1",
   1008 	    gpll_cpll_aupll_parents,
   1009 	    CLKSEL_CON(0, 36), __BITS(8,7), __BITS(6,2),
   1010 	    CLKGATE_CON(0, 9), __BIT(7),
   1011 	    0),
   1012 	RK_GATE(RK3588_HCLK_SPDIF0, "hclk_spdif0", "hclk_audio_root",
   1013 	    CLKGATE_CON(0, 8), 14),
   1014 	RK_COMPOSITE(RK3588_CLK_SPDIF0_SRC, "clk_spdif0_src",
   1015 	    gpll_aupll_parents,
   1016 	    CLKSEL_CON(0, 32), __BITS(8,8), __BITS(7,3),
   1017 	    CLKGATE_CON(0, 8), __BIT(15),
   1018 	    0),
   1019 	RK_COMPOSITE_FRAC(RK3588_CLK_SPDIF0_FRAC, "clk_spdif0_frac",
   1020 	    "clk_spdif0_src",
   1021 	    CLKGATE_CON(0, 9),
   1022 	    RK_COMPOSITE_SET_RATE_PARENT),
   1023 	RK_MUX(RK3588_CLK_SPDIF0, "clk_spdif0", clk_spdif0_parents,
   1024 	    CLKSEL_CON(0, 34), __BITS(1,0)),
   1025 	RK_GATE(RK3588_MCLK_SPDIF0, "mclk_spdif0", "clk_spdif0",
   1026 	    CLKGATE_CON(0, 9), 1),
   1027 	RK_GATE(RK3588_HCLK_SPDIF1, "hclk_spdif1", "hclk_audio_root",
   1028 	    CLKGATE_CON(0, 9), 2),
   1029 	RK_COMPOSITE(RK3588_CLK_SPDIF1_SRC, "clk_spdif1_src",
   1030 	    gpll_aupll_parents,
   1031 	    CLKSEL_CON(0, 34), __BITS(7,7), __BITS(6,2),
   1032 	    CLKGATE_CON(0, 9), __BIT(3),
   1033 	    0),
   1034 	RK_COMPOSITE_FRAC(RK3588_CLK_SPDIF1_FRAC, "clk_spdif1_frac",
   1035 	    "clk_spdif1_src",
   1036 	    CLKGATE_CON(0, 9),
   1037 	    RK_COMPOSITE_SET_RATE_PARENT),
   1038 	RK_MUX(RK3588_CLK_SPDIF1, "clk_spdif1", clk_spdif1_parents,
   1039 	    CLKSEL_CON(0, 36), __BITS(1,0)),
   1040 	RK_GATE(RK3588_MCLK_SPDIF1, "mclk_spdif1", "clk_spdif1",
   1041 	    CLKGATE_CON(0, 9), 5),
   1042 	RK_COMPOSITE(RK3588_ACLK_AV1_ROOT, "aclk_av1_root",
   1043 	    gpll_cpll_aupll_parents,
   1044 	    CLKSEL_CON(0, 163), __BITS(6,5), __BITS(4,0),
   1045 	    CLKGATE_CON(0, 68), __BIT(0),
   1046 	    0),
   1047 	RK_COMPOSITE_NODIV(RK3588_PCLK_AV1_ROOT, "pclk_av1_root",
   1048 	    mux_200m_100m_50m_24m_parents,
   1049 	    CLKSEL_CON(0, 163), __BITS(8,7),
   1050 	    CLKGATE_CON(0, 68), __BIT(3),
   1051 	    0),
   1052 	RK_COMPOSITE(RK3588_ACLK_BUS_ROOT, "aclk_bus_root",
   1053 	    gpll_cpll_parents,
   1054 	    CLKSEL_CON(0, 38), __BITS(5,5), __BITS(4,0),
   1055 	    CLKGATE_CON(0, 10), __BIT(0),
   1056 	    0),
   1057 	RK_GATE(RK3588_PCLK_MAILBOX0, "pclk_mailbox0", "pclk_top_root",
   1058 	    CLKGATE_CON(0, 16), 11),
   1059 	RK_GATE(RK3588_PCLK_MAILBOX1, "pclk_mailbox1", "pclk_top_root",
   1060 	    CLKGATE_CON(0, 16), 12),
   1061 	RK_GATE(RK3588_PCLK_MAILBOX2, "pclk_mailbox2", "pclk_top_root",
   1062 	    CLKGATE_CON(0, 16), 13),
   1063 	RK_GATE(RK3588_PCLK_PMU2, "pclk_pmu2", "pclk_top_root",
   1064 	    CLKGATE_CON(0, 19), 3),
   1065 	RK_GATE(RK3588_PCLK_PMUCM0_INTMUX, "pclk_pmucm0_intmux",
   1066 	    "pclk_top_root",
   1067 	    CLKGATE_CON(0, 19), 4),
   1068 	RK_GATE(RK3588_PCLK_DDRCM0_INTMUX, "pclk_ddrcm0_intmux",
   1069 	    "pclk_top_root",
   1070 	    CLKGATE_CON(0, 19), 5),
   1071 	RK_GATE(RK3588_PCLK_PWM1, "pclk_pwm1", "pclk_top_root",
   1072 	    CLKGATE_CON(0, 15), 3),
   1073 	RK_COMPOSITE_NODIV(RK3588_CLK_PWM1, "clk_pwm1",
   1074 	    mux_100m_50m_24m_parents,
   1075 	    CLKSEL_CON(0, 59), __BITS(13,12),
   1076 	    CLKGATE_CON(0, 15), __BIT(4),
   1077 	    0),
   1078 	RK_GATE(RK3588_CLK_PWM1_CAPTURE, "clk_pwm1_capture", "xin24m",
   1079 	    CLKGATE_CON(0, 15), 5),
   1080 	RK_GATE(RK3588_PCLK_PWM2, "pclk_pwm2", "pclk_top_root",
   1081 	    CLKGATE_CON(0, 15), 6),
   1082 	RK_COMPOSITE_NODIV(RK3588_CLK_PWM2, "clk_pwm2",
   1083 	    mux_100m_50m_24m_parents,
   1084 	    CLKSEL_CON(0, 59), __BITS(15,14),
   1085 	    CLKGATE_CON(0, 15), __BIT(7),
   1086 	    0),
   1087 	RK_GATE(RK3588_CLK_PWM2_CAPTURE, "clk_pwm2_capture", "xin24m",
   1088 	    CLKGATE_CON(0, 15), 8),
   1089 	RK_GATE(RK3588_PCLK_PWM3, "pclk_pwm3", "pclk_top_root",
   1090 	    CLKGATE_CON(0, 15), 9),
   1091 	RK_COMPOSITE_NODIV(RK3588_CLK_PWM3, "clk_pwm3",
   1092 	    mux_100m_50m_24m_parents,
   1093 	    CLKSEL_CON(0, 60), __BITS(1,0),
   1094 	    CLKGATE_CON(0, 15), __BIT(10),
   1095 	    0),
   1096 	RK_GATE(RK3588_CLK_PWM3_CAPTURE, "clk_pwm3_capture", "xin24m",
   1097 	    CLKGATE_CON(0, 15), 11),
   1098 	RK_GATE(RK3588_PCLK_BUSTIMER0, "pclk_bustimer0", "pclk_top_root",
   1099 	    CLKGATE_CON(0, 15), 12),
   1100 	RK_GATE(RK3588_PCLK_BUSTIMER1, "pclk_bustimer1", "pclk_top_root",
   1101 	    CLKGATE_CON(0, 15), 13),
   1102 	RK_COMPOSITE_NODIV(RK3588_CLK_BUS_TIMER_ROOT, "clk_bus_timer_root",
   1103 	    mux_24m_100m_parents,
   1104 	    CLKSEL_CON(0, 60), __BITS(2,2),
   1105 	    CLKGATE_CON(0, 15), __BIT(14),
   1106 	    0),
   1107 	RK_GATE(RK3588_CLK_BUSTIMER0, "clk_bustimer0", "clk_bus_timer_root",
   1108 	    CLKGATE_CON(0, 15), 15),
   1109 	RK_GATE(RK3588_CLK_BUSTIMER1, "clk_bustimer1", "clk_bus_timer_root",
   1110 	    CLKGATE_CON(0, 16), 0),
   1111 	RK_GATE(RK3588_CLK_BUSTIMER2, "clk_bustimer2", "clk_bus_timer_root",
   1112 	    CLKGATE_CON(0, 16), 1),
   1113 	RK_GATE(RK3588_CLK_BUSTIMER3, "clk_bustimer3", "clk_bus_timer_root",
   1114 	    CLKGATE_CON(0, 16), 2),
   1115 	RK_GATE(RK3588_CLK_BUSTIMER4, "clk_bustimer4", "clk_bus_timer_root",
   1116 	    CLKGATE_CON(0, 16), 3),
   1117 	RK_GATE(RK3588_CLK_BUSTIMER5, "clk_bustimer5", "clk_bus_timer_root",
   1118 	    CLKGATE_CON(0, 16), 4),
   1119 	RK_GATE(RK3588_CLK_BUSTIMER6, "clk_bustimer6", "clk_bus_timer_root",
   1120 	    CLKGATE_CON(0, 16), 5),
   1121 	RK_GATE(RK3588_CLK_BUSTIMER7, "clk_bustimer7", "clk_bus_timer_root",
   1122 	    CLKGATE_CON(0, 16), 6),
   1123 	RK_GATE(RK3588_CLK_BUSTIMER8, "clk_bustimer8", "clk_bus_timer_root",
   1124 	    CLKGATE_CON(0, 16), 7),
   1125 	RK_GATE(RK3588_CLK_BUSTIMER9, "clk_bustimer9", "clk_bus_timer_root",
   1126 	    CLKGATE_CON(0, 16), 8),
   1127 	RK_GATE(RK3588_CLK_BUSTIMER10, "clk_bustimer10", "clk_bus_timer_root",
   1128 	    CLKGATE_CON(0, 16), 9),
   1129 	RK_GATE(RK3588_CLK_BUSTIMER11, "clk_bustimer11", "clk_bus_timer_root",
   1130 	    CLKGATE_CON(0, 16), 10),
   1131 	RK_GATE(RK3588_PCLK_WDT0, "pclk_wdt0", "pclk_top_root",
   1132 	    CLKGATE_CON(0, 15), 0),
   1133 	RK_GATE(RK3588_TCLK_WDT0, "tclk_wdt0", "xin24m",
   1134 	    CLKGATE_CON(0, 15), 1),
   1135 	RK_GATE(RK3588_PCLK_CAN0, "pclk_can0", "pclk_top_root",
   1136 	    CLKGATE_CON(0, 11), 8),
   1137 	RK_COMPOSITE(RK3588_CLK_CAN0, "clk_can0",
   1138 	    gpll_cpll_parents,
   1139 	    CLKSEL_CON(0, 39), __BITS(5,5), __BITS(4,0),
   1140 	    CLKGATE_CON(0, 11), __BIT(9),
   1141 	    0),
   1142 	RK_GATE(RK3588_PCLK_CAN1, "pclk_can1", "pclk_top_root",
   1143 	    CLKGATE_CON(0, 11), 10),
   1144 	RK_COMPOSITE(RK3588_CLK_CAN1, "clk_can1",
   1145 	    gpll_cpll_parents,
   1146 	    CLKSEL_CON(0, 39), __BITS(11,11), __BITS(10,6),
   1147 	    CLKGATE_CON(0, 11), __BIT(11),
   1148 	    0),
   1149 	RK_GATE(RK3588_PCLK_CAN2, "pclk_can2", "pclk_top_root",
   1150 	    CLKGATE_CON(0, 11), 12),
   1151 	RK_COMPOSITE(RK3588_CLK_CAN2, "clk_can2",
   1152 	    gpll_cpll_parents,
   1153 	    CLKSEL_CON(0, 40), __BITS(5,5), __BITS(4,0),
   1154 	    CLKGATE_CON(0, 11), __BIT(13),
   1155 	    0),
   1156 	RK_GATE(RK3588_ACLK_DECOM, "aclk_decom", "aclk_bus_root",
   1157 	    CLKGATE_CON(0, 17), 6),
   1158 	RK_GATE(RK3588_PCLK_DECOM, "pclk_decom", "pclk_top_root",
   1159 	    CLKGATE_CON(0, 17), 7),
   1160 	RK_COMPOSITE(RK3588_DCLK_DECOM, "dclk_decom",
   1161 	    gpll_spll_parents,
   1162 	    CLKSEL_CON(0, 62), __BITS(5,5), __BITS(4,0),
   1163 	    CLKGATE_CON(0, 17), __BIT(8),
   1164 	    0),
   1165 	RK_GATE(RK3588_ACLK_DMAC0, "aclk_dmac0", "aclk_bus_root",
   1166 	    CLKGATE_CON(0, 10), 5),
   1167 	RK_GATE(RK3588_ACLK_DMAC1, "aclk_dmac1", "aclk_bus_root",
   1168 	    CLKGATE_CON(0, 10), 6),
   1169 	RK_GATE(RK3588_ACLK_DMAC2, "aclk_dmac2", "aclk_bus_root",
   1170 	    CLKGATE_CON(0, 10), 7),
   1171 	RK_GATE(RK3588_ACLK_GIC, "aclk_gic", "aclk_bus_root",
   1172 	    CLKGATE_CON(0, 10), 3),
   1173 	RK_GATE(RK3588_PCLK_GPIO1, "pclk_gpio1", "pclk_top_root",
   1174 	    CLKGATE_CON(0, 16), 14),
   1175 	RK_COMPOSITE(RK3588_DBCLK_GPIO1, "dbclk_gpio1",
   1176 	    mux_24m_32k_parents,
   1177 	    CLKSEL_CON(0, 60), __BITS(8,8), __BITS(7,3),
   1178 	    CLKGATE_CON(0, 16), __BIT(15),
   1179 	    0),
   1180 	RK_GATE(RK3588_PCLK_GPIO2, "pclk_gpio2", "pclk_top_root",
   1181 	    CLKGATE_CON(0, 17), 0),
   1182 	RK_COMPOSITE(RK3588_DBCLK_GPIO2, "dbclk_gpio2",
   1183 	    mux_24m_32k_parents,
   1184 	    CLKSEL_CON(0, 60), __BITS(14,14), __BITS(13,9),
   1185 	    CLKGATE_CON(0, 17), __BIT(1),
   1186 	    0),
   1187 	RK_GATE(RK3588_PCLK_GPIO3, "pclk_gpio3", "pclk_top_root",
   1188 	    CLKGATE_CON(0, 17), 2),
   1189 	RK_COMPOSITE(RK3588_DBCLK_GPIO3, "dbclk_gpio3",
   1190 	    mux_24m_32k_parents,
   1191 	    CLKSEL_CON(0, 61), __BITS(5,5), __BITS(4,0),
   1192 	    CLKGATE_CON(0, 17), __BIT(3),
   1193 	    0),
   1194 	RK_GATE(RK3588_PCLK_GPIO4, "pclk_gpio4", "pclk_top_root",
   1195 	    CLKGATE_CON(0, 17), 4),
   1196 	RK_COMPOSITE(RK3588_DBCLK_GPIO4, "dbclk_gpio4",
   1197 	    mux_24m_32k_parents,
   1198 	    CLKSEL_CON(0, 61), __BITS(11,11), __BITS(10,6),
   1199 	    CLKGATE_CON(0, 17), __BIT(5),
   1200 	    0),
   1201 	RK_GATE(RK3588_PCLK_I2C1, "pclk_i2c1", "pclk_top_root",
   1202 	    CLKGATE_CON(0, 10), 8),
   1203 	RK_GATE(RK3588_PCLK_I2C2, "pclk_i2c2", "pclk_top_root",
   1204 	    CLKGATE_CON(0, 10), 9),
   1205 	RK_GATE(RK3588_PCLK_I2C3, "pclk_i2c3", "pclk_top_root",
   1206 	    CLKGATE_CON(0, 10), 10),
   1207 	RK_GATE(RK3588_PCLK_I2C4, "pclk_i2c4", "pclk_top_root",
   1208 	    CLKGATE_CON(0, 10), 11),
   1209 	RK_GATE(RK3588_PCLK_I2C5, "pclk_i2c5", "pclk_top_root",
   1210 	    CLKGATE_CON(0, 10), 12),
   1211 	RK_GATE(RK3588_PCLK_I2C6, "pclk_i2c6", "pclk_top_root",
   1212 	    CLKGATE_CON(0, 10), 13),
   1213 	RK_GATE(RK3588_PCLK_I2C7, "pclk_i2c7", "pclk_top_root",
   1214 	    CLKGATE_CON(0, 10), 14),
   1215 	RK_GATE(RK3588_PCLK_I2C8, "pclk_i2c8", "pclk_top_root",
   1216 	    CLKGATE_CON(0, 10), 15),
   1217 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C1, "clk_i2c1",
   1218 	    mux_200m_100m_parents,
   1219 	    CLKSEL_CON(0, 38), __BITS(6,6),
   1220 	    CLKGATE_CON(0, 11), __BIT(0),
   1221 	    0),
   1222 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C2, "clk_i2c2",
   1223 	    mux_200m_100m_parents,
   1224 	    CLKSEL_CON(0, 38), __BITS(7,7),
   1225 	    CLKGATE_CON(0, 11), __BIT(1),
   1226 	    0),
   1227 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C3, "clk_i2c3",
   1228 	    mux_200m_100m_parents,
   1229 	    CLKSEL_CON(0, 38), __BITS(8,8),
   1230 	    CLKGATE_CON(0, 11), __BIT(2),
   1231 	    0),
   1232 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C4, "clk_i2c4",
   1233 	    mux_200m_100m_parents,
   1234 	    CLKSEL_CON(0, 38), __BITS(9,9),
   1235 	    CLKGATE_CON(0, 11), __BIT(3),
   1236 	    0),
   1237 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C5, "clk_i2c5",
   1238 	    mux_200m_100m_parents,
   1239 	    CLKSEL_CON(0, 38), __BITS(10,10),
   1240 	    CLKGATE_CON(0, 11), __BIT(4),
   1241 	    0),
   1242 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C6, "clk_i2c6",
   1243 	    mux_200m_100m_parents,
   1244 	    CLKSEL_CON(0, 38), __BITS(11,11),
   1245 	    CLKGATE_CON(0, 11), __BIT(5),
   1246 	    0),
   1247 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C7, "clk_i2c7",
   1248 	    mux_200m_100m_parents,
   1249 	    CLKSEL_CON(0, 38), __BITS(12,12),
   1250 	    CLKGATE_CON(0, 11), __BIT(6),
   1251 	    0),
   1252 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C8, "clk_i2c8",
   1253 	    mux_200m_100m_parents,
   1254 	    CLKSEL_CON(0, 38), __BITS(13,13),
   1255 	    CLKGATE_CON(0, 11), __BIT(7),
   1256 	    0),
   1257 	RK_GATE(RK3588_PCLK_OTPC_NS, "pclk_otpc_ns", "pclk_top_root",
   1258 	    CLKGATE_CON(0, 18), 9),
   1259 	RK_GATE(RK3588_CLK_OTPC_NS, "clk_otpc_ns", "xin24m",
   1260 	    CLKGATE_CON(0, 18), 10),
   1261 	RK_GATE(RK3588_CLK_OTPC_ARB, "clk_otpc_arb", "xin24m",
   1262 	    CLKGATE_CON(0, 18), 11),
   1263 	RK_GATE(RK3588_CLK_OTP_PHY_G, "clk_otp_phy_g", "xin24m",
   1264 	    CLKGATE_CON(0, 18), 13),
   1265 	RK_GATE(RK3588_CLK_OTPC_AUTO_RD_G, "clk_otpc_auto_rd_g", "xin24m",
   1266 	    CLKGATE_CON(0, 18), 12),
   1267 	RK_GATE(RK3588_PCLK_SARADC, "pclk_saradc", "pclk_top_root",
   1268 	    CLKGATE_CON(0, 11), 14),
   1269 	RK_COMPOSITE(RK3588_CLK_SARADC, "clk_saradc",
   1270 	    gpll_24m_parents,
   1271 	    CLKSEL_CON(0, 40), __BITS(14,14), __BITS(13,6),
   1272 	    CLKGATE_CON(0, 11), __BIT(15),
   1273 	    0),
   1274 	RK_GATE(RK3588_PCLK_SPI0, "pclk_spi0", "pclk_top_root",
   1275 	    CLKGATE_CON(0, 14), 6),
   1276 	RK_GATE(RK3588_PCLK_SPI1, "pclk_spi1", "pclk_top_root",
   1277 	    CLKGATE_CON(0, 14), 7),
   1278 	RK_GATE(RK3588_PCLK_SPI2, "pclk_spi2", "pclk_top_root",
   1279 	    CLKGATE_CON(0, 14), 8),
   1280 	RK_GATE(RK3588_PCLK_SPI3, "pclk_spi3", "pclk_top_root",
   1281 	    CLKGATE_CON(0, 14), 9),
   1282 	RK_GATE(RK3588_PCLK_SPI4, "pclk_spi4", "pclk_top_root",
   1283 	    CLKGATE_CON(0, 14), 10),
   1284 	RK_COMPOSITE_NODIV(RK3588_CLK_SPI0, "clk_spi0",
   1285 	    mux_200m_150m_24m_parents,
   1286 	    CLKSEL_CON(0, 59), __BITS(3,2),
   1287 	    CLKGATE_CON(0, 14), __BIT(11),
   1288 	    0),
   1289 	RK_COMPOSITE_NODIV(RK3588_CLK_SPI1, "clk_spi1",
   1290 	    mux_200m_150m_24m_parents,
   1291 	    CLKSEL_CON(0, 59), __BITS(5,4),
   1292 	    CLKGATE_CON(0, 14), __BIT(12),
   1293 	    0),
   1294 	RK_COMPOSITE_NODIV(RK3588_CLK_SPI2, "clk_spi2",
   1295 	    mux_200m_150m_24m_parents,
   1296 	    CLKSEL_CON(0, 59), __BITS(7,6),
   1297 	    CLKGATE_CON(0, 14), __BIT(13),
   1298 	    0),
   1299 	RK_COMPOSITE_NODIV(RK3588_CLK_SPI3, "clk_spi3",
   1300 	    mux_200m_150m_24m_parents,
   1301 	    CLKSEL_CON(0, 59), __BITS(9,8),
   1302 	    CLKGATE_CON(0, 14), __BIT(14),
   1303 	    0),
   1304 	RK_COMPOSITE_NODIV(RK3588_CLK_SPI4, "clk_spi4",
   1305 	    mux_200m_150m_24m_parents,
   1306 	    CLKSEL_CON(0, 59), __BITS(11,10),
   1307 	    CLKGATE_CON(0, 14), __BIT(15),
   1308 	    0),
   1309 	RK_GATE(RK3588_ACLK_SPINLOCK, "aclk_spinlock", "aclk_bus_root",
   1310 	    CLKGATE_CON(0, 18), 6),
   1311 	RK_GATE(RK3588_PCLK_TSADC, "pclk_tsadc", "pclk_top_root",
   1312 	    CLKGATE_CON(0, 12), 0),
   1313 	RK_COMPOSITE(RK3588_CLK_TSADC, "clk_tsadc",
   1314 	    gpll_24m_parents,
   1315 	    CLKSEL_CON(0, 41), __BITS(8,8), __BITS(7,0),
   1316 	    CLKGATE_CON(0, 12), __BIT(1),
   1317 	    0),
   1318 	RK_GATE(RK3588_PCLK_UART1, "pclk_uart1", "pclk_top_root",
   1319 	    CLKGATE_CON(0, 12), 2),
   1320 	RK_GATE(RK3588_PCLK_UART2, "pclk_uart2", "pclk_top_root",
   1321 	    CLKGATE_CON(0, 12), 3),
   1322 	RK_GATE(RK3588_PCLK_UART3, "pclk_uart3", "pclk_top_root",
   1323 	    CLKGATE_CON(0, 12), 4),
   1324 	RK_GATE(RK3588_PCLK_UART4, "pclk_uart4", "pclk_top_root",
   1325 	    CLKGATE_CON(0, 12), 5),
   1326 	RK_GATE(RK3588_PCLK_UART5, "pclk_uart5", "pclk_top_root",
   1327 	    CLKGATE_CON(0, 12), 6),
   1328 	RK_GATE(RK3588_PCLK_UART6, "pclk_uart6", "pclk_top_root",
   1329 	    CLKGATE_CON(0, 12), 7),
   1330 	RK_GATE(RK3588_PCLK_UART7, "pclk_uart7", "pclk_top_root",
   1331 	    CLKGATE_CON(0, 12), 8),
   1332 	RK_GATE(RK3588_PCLK_UART8, "pclk_uart8", "pclk_top_root",
   1333 	    CLKGATE_CON(0, 12), 9),
   1334 	RK_GATE(RK3588_PCLK_UART9, "pclk_uart9", "pclk_top_root",
   1335 	    CLKGATE_CON(0, 12), 10),
   1336 	RK_COMPOSITE(RK3588_CLK_UART1_SRC, "clk_uart1_src",
   1337 	    gpll_cpll_parents,
   1338 	    CLKSEL_CON(0, 41), __BITS(14,14), __BITS(13,9),
   1339 	    CLKGATE_CON(0, 12), __BIT(11),
   1340 	    0),
   1341 	RK_COMPOSITE_FRAC(RK3588_CLK_UART1_FRAC, "clk_uart1_frac",
   1342 	    "clk_uart1_src",
   1343 	    CLKGATE_CON(0, 12),
   1344 	    RK_COMPOSITE_SET_RATE_PARENT),
   1345 	RK_MUX(RK3588_CLK_UART1, "clk_uart1", clk_uart1_parents,
   1346 	    CLKSEL_CON(0, 43), __BITS(1,0)),
   1347 	RK_GATE(RK3588_SCLK_UART1, "sclk_uart1", "clk_uart1",
   1348 	    CLKGATE_CON(0, 12), 13),
   1349 	RK_COMPOSITE(RK3588_CLK_UART2_SRC, "clk_uart2_src",
   1350 	    gpll_cpll_parents,
   1351 	    CLKSEL_CON(0, 43), __BITS(7,7), __BITS(6,2),
   1352 	    CLKGATE_CON(0, 12), __BIT(14),
   1353 	    0),
   1354 	RK_COMPOSITE_FRAC(RK3588_CLK_UART2_FRAC, "clk_uart2_frac",
   1355 	    "clk_uart2_src",
   1356 	    CLKGATE_CON(0, 12),
   1357 	    RK_COMPOSITE_SET_RATE_PARENT),
   1358 	RK_MUX(RK3588_CLK_UART2, "clk_uart2", clk_uart2_parents,
   1359 	    CLKSEL_CON(0, 45), __BITS(1,0)),
   1360 	RK_GATE(RK3588_SCLK_UART2, "sclk_uart2", "clk_uart2",
   1361 	    CLKGATE_CON(0, 13), 0),
   1362 	RK_COMPOSITE(RK3588_CLK_UART3_SRC, "clk_uart3_src",
   1363 	    gpll_cpll_parents,
   1364 	    CLKSEL_CON(0, 45), __BITS(7,7), __BITS(6,2),
   1365 	    CLKGATE_CON(0, 13), __BIT(1),
   1366 	    0),
   1367 	RK_COMPOSITE_FRAC(RK3588_CLK_UART3_FRAC, "clk_uart3_frac",
   1368 	    "clk_uart3_src",
   1369 	    CLKGATE_CON(0, 13),
   1370 	    RK_COMPOSITE_SET_RATE_PARENT),
   1371 	RK_MUX(RK3588_CLK_UART3, "clk_uart3", clk_uart3_parents,
   1372 	    CLKSEL_CON(0, 47), __BITS(1,0)),
   1373 	RK_GATE(RK3588_SCLK_UART3, "sclk_uart3", "clk_uart3",
   1374 	    CLKGATE_CON(0, 13), 3),
   1375 	RK_COMPOSITE(RK3588_CLK_UART4_SRC, "clk_uart4_src",
   1376 	    gpll_cpll_parents,
   1377 	    CLKSEL_CON(0, 47), __BITS(7,7), __BITS(6,2),
   1378 	    CLKGATE_CON(0, 13), __BIT(4),
   1379 	    0),
   1380 	RK_COMPOSITE_FRAC(RK3588_CLK_UART4_FRAC, "clk_uart4_frac",
   1381 	    "clk_uart4_src",
   1382 	    CLKGATE_CON(0, 13),
   1383 	    RK_COMPOSITE_SET_RATE_PARENT),
   1384 	RK_MUX(RK3588_CLK_UART4, "clk_uart4", clk_uart4_parents,
   1385 	    CLKSEL_CON(0, 49), __BITS(1,0)),
   1386 	RK_GATE(RK3588_SCLK_UART4, "sclk_uart4", "clk_uart4",
   1387 	    CLKGATE_CON(0, 13), 6),
   1388 	RK_COMPOSITE(RK3588_CLK_UART5_SRC, "clk_uart5_src",
   1389 	    gpll_cpll_parents,
   1390 	    CLKSEL_CON(0, 49), __BITS(7,7), __BITS(6,2),
   1391 	    CLKGATE_CON(0, 13), __BIT(7),
   1392 	    0),
   1393 	RK_COMPOSITE_FRAC(RK3588_CLK_UART5_FRAC, "clk_uart5_frac",
   1394 	    "clk_uart5_src",
   1395 	    CLKGATE_CON(0, 13),
   1396 	    RK_COMPOSITE_SET_RATE_PARENT),
   1397 	RK_MUX(RK3588_CLK_UART5, "clk_uart5", clk_uart5_parents,
   1398 	    CLKSEL_CON(0, 51), __BITS(1,0)),
   1399 	RK_GATE(RK3588_SCLK_UART5, "sclk_uart5", "clk_uart5",
   1400 	    CLKGATE_CON(0, 13), 9),
   1401 	RK_COMPOSITE(RK3588_CLK_UART6_SRC, "clk_uart6_src",
   1402 	    gpll_cpll_parents,
   1403 	    CLKSEL_CON(0, 51), __BITS(7,7), __BITS(6,2),
   1404 	    CLKGATE_CON(0, 13), __BIT(10),
   1405 	    0),
   1406 	RK_COMPOSITE_FRAC(RK3588_CLK_UART6_FRAC, "clk_uart6_frac",
   1407 	    "clk_uart6_src",
   1408 	    CLKGATE_CON(0, 13),
   1409 	    RK_COMPOSITE_SET_RATE_PARENT),
   1410 	RK_MUX(RK3588_CLK_UART6, "clk_uart6", clk_uart6_parents,
   1411 	    CLKSEL_CON(0, 53), __BITS(1,0)),
   1412 	RK_GATE(RK3588_SCLK_UART6, "sclk_uart6", "clk_uart6",
   1413 	    CLKGATE_CON(0, 13), 12),
   1414 	RK_COMPOSITE(RK3588_CLK_UART7_SRC, "clk_uart7_src",
   1415 	    gpll_cpll_parents,
   1416 	    CLKSEL_CON(0, 53), __BITS(7,7), __BITS(6,2),
   1417 	    CLKGATE_CON(0, 13), __BIT(13),
   1418 	    0),
   1419 	RK_COMPOSITE_FRAC(RK3588_CLK_UART7_FRAC, "clk_uart7_frac",
   1420 	    "clk_uart7_src",
   1421 	    CLKGATE_CON(0, 13),
   1422 	    RK_COMPOSITE_SET_RATE_PARENT),
   1423 	RK_MUX(RK3588_CLK_UART7, "clk_uart7", clk_uart7_parents,
   1424 	    CLKSEL_CON(0, 55), __BITS(1,0)),
   1425 	RK_GATE(RK3588_SCLK_UART7, "sclk_uart7", "clk_uart7",
   1426 	    CLKGATE_CON(0, 13), 15),
   1427 	RK_COMPOSITE(RK3588_CLK_UART8_SRC, "clk_uart8_src",
   1428 	    gpll_cpll_parents,
   1429 	    CLKSEL_CON(0, 55), __BITS(7,7), __BITS(6,2),
   1430 	    CLKGATE_CON(0, 14), __BIT(0),
   1431 	    0),
   1432 	RK_COMPOSITE_FRAC(RK3588_CLK_UART8_FRAC, "clk_uart8_frac",
   1433 	    "clk_uart8_src",
   1434 	    CLKGATE_CON(0, 14),
   1435 	    RK_COMPOSITE_SET_RATE_PARENT),
   1436 	RK_MUX(RK3588_CLK_UART8, "clk_uart8", clk_uart8_parents,
   1437 	    CLKSEL_CON(0, 57), __BITS(1,0)),
   1438 	RK_GATE(RK3588_SCLK_UART8, "sclk_uart8", "clk_uart8",
   1439 	    CLKGATE_CON(0, 14), 2),
   1440 	RK_COMPOSITE(RK3588_CLK_UART9_SRC, "clk_uart9_src",
   1441 	    gpll_cpll_parents,
   1442 	    CLKSEL_CON(0, 57), __BITS(7,7), __BITS(6,2),
   1443 	    CLKGATE_CON(0, 14), __BIT(3),
   1444 	    0),
   1445 	RK_COMPOSITE_FRAC(RK3588_CLK_UART9_FRAC, "clk_uart9_frac",
   1446 	    "clk_uart9_src",
   1447 	    CLKGATE_CON(0, 14),
   1448 	    RK_COMPOSITE_SET_RATE_PARENT),
   1449 	RK_MUX(RK3588_CLK_UART9, "clk_uart9", clk_uart9_parents,
   1450 	    CLKSEL_CON(0, 59), __BITS(1,0)),
   1451 	RK_GATE(RK3588_SCLK_UART9, "sclk_uart9", "clk_uart9",
   1452 	    CLKGATE_CON(0, 14), 5),
   1453 	RK_COMPOSITE_NODIV(RK3588_ACLK_CENTER_ROOT, "aclk_center_root",
   1454 	    mux_700m_400m_200m_24m_parents,
   1455 	    CLKSEL_CON(0, 165), __BITS(1,0),
   1456 	    CLKGATE_CON(0, 69), __BIT(0),
   1457 	    0),
   1458 	RK_COMPOSITE_NODIV(RK3588_ACLK_CENTER_LOW_ROOT, "aclk_center_low_root",
   1459 	    mux_500m_250m_100m_24m_parents,
   1460 	    CLKSEL_CON(0, 165), __BITS(3,2),
   1461 	    CLKGATE_CON(0, 69), __BIT(1),
   1462 	    0),
   1463 	RK_COMPOSITE_NODIV(RK3588_HCLK_CENTER_ROOT, "hclk_center_root",
   1464 	    mux_400m_200m_100m_24m_parents,
   1465 	    CLKSEL_CON(0, 165), __BITS(5,4),
   1466 	    CLKGATE_CON(0, 69), __BIT(2),
   1467 	    0),
   1468 	RK_COMPOSITE_NODIV(RK3588_PCLK_CENTER_ROOT, "pclk_center_root",
   1469 	    mux_200m_100m_50m_24m_parents,
   1470 	    CLKSEL_CON(0, 165), __BITS(7,6),
   1471 	    CLKGATE_CON(0, 69), __BIT(3),
   1472 	    0),
   1473 	RK_GATE(RK3588_ACLK_DMA2DDR, "aclk_dma2ddr", "aclk_center_root",
   1474 	    CLKGATE_CON(0, 69), 5),
   1475 	RK_GATE(RK3588_ACLK_DDR_SHAREMEM, "aclk_ddr_sharemem",
   1476 	    "aclk_center_low_root",
   1477 	    CLKGATE_CON(0, 69), 6),
   1478 	RK_COMPOSITE_NODIV(RK3588_ACLK_CENTER_S200_ROOT,
   1479 	    "aclk_center_s200_root",
   1480 	    mux_200m_100m_50m_24m_parents,
   1481 	    CLKSEL_CON(0, 165), __BITS(9,8),
   1482 	    CLKGATE_CON(0, 69), __BIT(8),
   1483 	    0),
   1484 	RK_COMPOSITE_NODIV(RK3588_ACLK_CENTER_S400_ROOT,
   1485 	    "aclk_center_s400_root", mux_400m_200m_100m_24m_parents,
   1486 	    CLKSEL_CON(0, 165), __BITS(11,10),
   1487 	    CLKGATE_CON(0, 69), __BIT(9),
   1488 	    0),
   1489 	RK_GATE(RK3588_FCLK_DDR_CM0_CORE, "fclk_ddr_cm0_core",
   1490 	    "hclk_center_root",
   1491 	    CLKGATE_CON(0, 69), 14),
   1492 	RK_COMPOSITE_NODIV(RK3588_CLK_DDR_TIMER_ROOT, "clk_ddr_timer_root",
   1493 	    mux_24m_100m_parents,
   1494 	    CLKSEL_CON(0, 165), __BITS(12,12),
   1495 	    CLKGATE_CON(0, 69), __BIT(15),
   1496 	    0),
   1497 	RK_GATE(RK3588_CLK_DDR_TIMER0, "clk_ddr_timer0", "clk_ddr_timer_root",
   1498 	    CLKGATE_CON(0, 70), 0),
   1499 	RK_GATE(RK3588_CLK_DDR_TIMER1, "clk_ddr_timer1", "clk_ddr_timer_root",
   1500 	    CLKGATE_CON(0, 70), 1),
   1501 	RK_GATE(RK3588_TCLK_WDT_DDR, "tclk_wdt_ddr", "xin24m",
   1502 	    CLKGATE_CON(0, 70), 2),
   1503 	RK_COMPOSITE(RK3588_CLK_DDR_CM0_RTC, "clk_ddr_cm0_rtc",
   1504 	    mux_24m_32k_parents,
   1505 	    CLKSEL_CON(0, 166), __BITS(5,5), __BITS(4,0),
   1506 	    CLKGATE_CON(0, 70), __BIT(4),
   1507 	    0),
   1508 	RK_GATE(RK3588_PCLK_WDT, "pclk_wdt", "pclk_center_root",
   1509 	    CLKGATE_CON(0, 70), 7),
   1510 	RK_GATE(RK3588_PCLK_TIMER, "pclk_timer", "pclk_center_root",
   1511 	    CLKGATE_CON(0, 70), 8),
   1512 	RK_GATE(RK3588_PCLK_DMA2DDR, "pclk_dma2ddr", "pclk_center_root",
   1513 	    CLKGATE_CON(0, 70), 9),
   1514 	RK_GATE(RK3588_PCLK_SHAREMEM, "pclk_sharemem", "pclk_center_root",
   1515 	    CLKGATE_CON(0, 70), 10),
   1516 	RK_COMPOSITE(RK3588_CLK_GPU_SRC, "clk_gpu_src",
   1517 	    gpll_cpll_aupll_npll_spll_parents,
   1518 	    CLKSEL_CON(0, 158), __BITS(7,5), __BITS(4,0),
   1519 	    CLKGATE_CON(0, 66), __BIT(1),
   1520 	    0),
   1521 	RK_GATE(RK3588_CLK_GPU, "clk_gpu", "clk_gpu_src",
   1522 	    CLKGATE_CON(0, 66), 4),
   1523 	RK_GATE(RK3588_CLK_GPU_COREGROUP, "clk_gpu_coregroup", "clk_gpu_src",
   1524 	    CLKGATE_CON(0, 66), 6),
   1525 	RK_COMPOSITE_NOMUX(RK3588_CLK_GPU_STACKS, "clk_gpu_stacks",
   1526 	    "clk_gpu_src",
   1527 	    CLKSEL_CON(0, 159), __BITS(4,0),
   1528 	    CLKGATE_CON(0, 66), __BIT(7),
   1529 	    0),
   1530 	RK_GATE(RK3588_CLK_GPU_PVTM, "clk_gpu_pvtm", "xin24m",
   1531 	    CLKGATE_CON(0, 67), 0),
   1532 	RK_GATE(RK3588_CLK_CORE_GPU_PVTM, "clk_core_gpu_pvtm", "clk_gpu_src",
   1533 	    CLKGATE_CON(0, 67), 1),
   1534 	RK_COMPOSITE(RK3588_ACLK_ISP1_ROOT, "aclk_isp1_root",
   1535 	    gpll_cpll_aupll_spll_parents,
   1536 	    CLKSEL_CON(0, 67), __BITS(6,5), __BITS(4,0),
   1537 	    CLKGATE_CON(0, 26), __BIT(0),
   1538 	    0),
   1539 	RK_COMPOSITE_NODIV(RK3588_HCLK_ISP1_ROOT, "hclk_isp1_root",
   1540 	    mux_200m_100m_50m_24m_parents,
   1541 	    CLKSEL_CON(0, 67), __BITS(8,7),
   1542 	    CLKGATE_CON(0, 26), __BIT(1),
   1543 	    0),
   1544 	RK_COMPOSITE(RK3588_CLK_ISP1_CORE, "clk_isp1_core",
   1545 	    gpll_cpll_aupll_spll_parents,
   1546 	    CLKSEL_CON(0, 67), __BITS(15,14), __BITS(13,9),
   1547 	    CLKGATE_CON(0, 26), __BIT(2),
   1548 	    0),
   1549 	RK_GATE(RK3588_CLK_ISP1_CORE_MARVIN, "clk_isp1_core_marvin",
   1550 	    "clk_isp1_core",
   1551 	    CLKGATE_CON(0, 26), 3),
   1552 	RK_GATE(RK3588_CLK_ISP1_CORE_VICAP, "clk_isp1_core_vicap",
   1553 	    "clk_isp1_core",
   1554 	    CLKGATE_CON(0, 26), 4),
   1555 	RK_COMPOSITE_NODIV(RK3588_HCLK_NPU_ROOT, "hclk_npu_root",
   1556 	    mux_200m_100m_50m_24m_parents,
   1557 	    CLKSEL_CON(0, 73), __BITS(1,0),
   1558 	    CLKGATE_CON(0, 29), __BIT(0),
   1559 	    0),
   1560 	RK_COMPOSITE(RK3588_CLK_NPU_DSU0, "clk_npu_dsu0",
   1561 	    gpll_cpll_aupll_npll_spll_parents,
   1562 	    CLKSEL_CON(0, 73), __BITS(9,7), __BITS(6,2),
   1563 	    CLKGATE_CON(0, 29), __BIT(1),
   1564 	    0),
   1565 	RK_COMPOSITE_NODIV(RK3588_PCLK_NPU_ROOT, "pclk_npu_root",
   1566 	    mux_100m_50m_24m_parents,
   1567 	    CLKSEL_CON(0, 74), __BITS(2,1),
   1568 	    CLKGATE_CON(0, 29), __BIT(4),
   1569 	    0),
   1570 	RK_GATE(RK3588_ACLK_NPU1, "aclk_npu1", "clk_npu_dsu0",
   1571 	    CLKGATE_CON(0, 27), 0),
   1572 	RK_GATE(RK3588_HCLK_NPU1, "hclk_npu1", "hclk_npu_root",
   1573 	    CLKGATE_CON(0, 27), 2),
   1574 	RK_GATE(RK3588_ACLK_NPU2, "aclk_npu2", "clk_npu_dsu0",
   1575 	    CLKGATE_CON(0, 28), 0),
   1576 	RK_GATE(RK3588_HCLK_NPU2, "hclk_npu2", "hclk_npu_root",
   1577 	    CLKGATE_CON(0, 28), 2),
   1578 	RK_COMPOSITE_NODIV(RK3588_HCLK_NPU_CM0_ROOT, "hclk_npu_cm0_root",
   1579 	    mux_400m_200m_100m_24m_parents,
   1580 	    CLKSEL_CON(0, 74), __BITS(6,5),
   1581 	    CLKGATE_CON(0, 30), __BIT(1),
   1582 	    0),
   1583 	RK_GATE(RK3588_FCLK_NPU_CM0_CORE, "fclk_npu_cm0_core",
   1584 	    "hclk_npu_cm0_root",
   1585 	    CLKGATE_CON(0, 30), 3),
   1586 	RK_COMPOSITE(RK3588_CLK_NPU_CM0_RTC, "clk_npu_cm0_rtc",
   1587 	    mux_24m_32k_parents,
   1588 	    CLKSEL_CON(0, 74), __BITS(12,12), __BITS(11,7),
   1589 	    CLKGATE_CON(0, 30), __BIT(5),
   1590 	    0),
   1591 	RK_GATE(RK3588_PCLK_NPU_PVTM, "pclk_npu_pvtm", "pclk_npu_root",
   1592 	    CLKGATE_CON(0, 29), 12),
   1593 	RK_GATE(RK3588_PCLK_NPU_GRF, "pclk_npu_grf", "pclk_npu_root",
   1594 	    CLKGATE_CON(0, 29), 13),
   1595 	RK_GATE(RK3588_CLK_NPU_PVTM, "clk_npu_pvtm", "xin24m",
   1596 	    CLKGATE_CON(0, 29), 14),
   1597 	RK_GATE(RK3588_CLK_CORE_NPU_PVTM, "clk_core_npu_pvtm", "clk_npu_dsu0",
   1598 	    CLKGATE_CON(0, 29), 15),
   1599 	RK_GATE(RK3588_ACLK_NPU0, "aclk_npu0", "clk_npu_dsu0",
   1600 	    CLKGATE_CON(0, 30), 6),
   1601 	RK_GATE(RK3588_HCLK_NPU0, "hclk_npu0", "hclk_npu_root",
   1602 	    CLKGATE_CON(0, 30), 8),
   1603 	RK_GATE(RK3588_PCLK_NPU_TIMER, "pclk_npu_timer", "pclk_npu_root",
   1604 	    CLKGATE_CON(0, 29), 6),
   1605 	RK_COMPOSITE_NODIV(RK3588_CLK_NPUTIMER_ROOT, "clk_nputimer_root",
   1606 	    mux_24m_100m_parents,
   1607 	    CLKSEL_CON(0, 74), __BITS(3,3),
   1608 	    CLKGATE_CON(0, 29), __BIT(7),
   1609 	    0),
   1610 	RK_GATE(RK3588_CLK_NPUTIMER0, "clk_nputimer0", "clk_nputimer_root",
   1611 	    CLKGATE_CON(0, 29), 8),
   1612 	RK_GATE(RK3588_CLK_NPUTIMER1, "clk_nputimer1", "clk_nputimer_root",
   1613 	    CLKGATE_CON(0, 29), 9),
   1614 	RK_GATE(RK3588_PCLK_NPU_WDT, "pclk_npu_wdt", "pclk_npu_root",
   1615 	    CLKGATE_CON(0, 29), 10),
   1616 	RK_GATE(RK3588_TCLK_NPU_WDT, "tclk_npu_wdt", "xin24m",
   1617 	    CLKGATE_CON(0, 29), 11),
   1618 	RK_COMPOSITE_NODIV(RK3588_HCLK_NVM_ROOT, "hclk_nvm_root",
   1619 	    mux_200m_100m_50m_24m_parents,
   1620 	    CLKSEL_CON(0, 77), __BITS(1,0),
   1621 	    CLKGATE_CON(0, 31), __BIT(0),
   1622 	    0),
   1623 	RK_COMPOSITE(RK3588_ACLK_NVM_ROOT, "aclk_nvm_root",
   1624 	    gpll_cpll_parents,
   1625 	    CLKSEL_CON(0, 77), __BITS(7,7), __BITS(6,2),
   1626 	    CLKGATE_CON(0, 31), __BIT(1),
   1627 	    0),
   1628 	RK_GATE(RK3588_ACLK_EMMC, "aclk_emmc", "aclk_nvm_root",
   1629 	    CLKGATE_CON(0, 31), 5),
   1630 	RK_COMPOSITE(RK3588_CCLK_EMMC, "cclk_emmc",
   1631 	    gpll_cpll_24m_parents,
   1632 	    CLKSEL_CON(0, 77), __BITS(15,14), __BITS(13,8),
   1633 	    CLKGATE_CON(0, 31), __BIT(6),
   1634 	    0),
   1635 	RK_COMPOSITE(RK3588_BCLK_EMMC, "bclk_emmc",
   1636 	    gpll_cpll_parents,
   1637 	    CLKSEL_CON(0, 78), __BITS(5,5), __BITS(4,0),
   1638 	    CLKGATE_CON(0, 31), __BIT(7),
   1639 	    0),
   1640 	RK_GATE(RK3588_TMCLK_EMMC, "tmclk_emmc", "xin24m",
   1641 	    CLKGATE_CON(0, 31), 8),
   1642 	RK_COMPOSITE(RK3588_SCLK_SFC, "sclk_sfc",
   1643 	    gpll_cpll_24m_parents,
   1644 	    CLKSEL_CON(0, 78), __BITS(13,12), __BITS(11,6),
   1645 	    CLKGATE_CON(0, 31), __BIT(9),
   1646 	    0),
   1647 	RK_COMPOSITE(RK3588_CLK_GMAC0_PTP_REF, "clk_gmac0_ptp_ref",
   1648 	    clk_gmac0_ptp_ref_parents,
   1649 	    CLKSEL_CON(0, 81), __BITS(6,6), __BITS(5,0),
   1650 	    CLKGATE_CON(0, 34), __BIT(10),
   1651 	    0),
   1652 	RK_COMPOSITE(RK3588_CLK_GMAC1_PTP_REF, "clk_gmac1_ptp_ref",
   1653 	    clk_gmac1_ptp_ref_parents,
   1654 	    CLKSEL_CON(0, 81), __BITS(13,13), __BITS(12,7),
   1655 	    CLKGATE_CON(0, 34), __BIT(11),
   1656 	    0),
   1657 	RK_COMPOSITE(RK3588_CLK_GMAC_125M, "clk_gmac_125m",
   1658 	    gpll_cpll_parents,
   1659 	    CLKSEL_CON(0, 83), __BITS(15,15), __BITS(14,8),
   1660 	    CLKGATE_CON(0, 35), __BIT(5),
   1661 	    0),
   1662 	RK_COMPOSITE(RK3588_CLK_GMAC_50M, "clk_gmac_50m",
   1663 	    gpll_cpll_parents,
   1664 	    CLKSEL_CON(0, 84), __BITS(7,7), __BITS(6,0),
   1665 	    CLKGATE_CON(0, 35), __BIT(6),
   1666 	    0),
   1667 	RK_COMPOSITE(RK3588_ACLK_PCIE_ROOT, "aclk_pcie_root",
   1668 	    gpll_cpll_parents,
   1669 	    CLKSEL_CON(0, 80), __BITS(7,7), __BITS(6,2),
   1670 	    CLKGATE_CON(0, 32), __BIT(6),
   1671 	    0),
   1672 	RK_COMPOSITE(RK3588_ACLK_PHP_ROOT, "aclk_php_root",
   1673 	    gpll_cpll_parents,
   1674 	    CLKSEL_CON(0, 80), __BITS(13,13), __BITS(12,8),
   1675 	    CLKGATE_CON(0, 32), __BIT(7),
   1676 	    0),
   1677 	RK_COMPOSITE_NODIV(RK3588_PCLK_PHP_ROOT, "pclk_php_root",
   1678 	    mux_150m_50m_24m_parents,
   1679 	    CLKSEL_CON(0, 80), __BITS(1,0),
   1680 	    CLKGATE_CON(0, 32), __BIT(0),
   1681 	    0),
   1682 	RK_GATE(RK3588_ACLK_PHP_GIC_ITS, "aclk_php_gic_its", "aclk_pcie_root",
   1683 	    CLKGATE_CON(0, 34), 6),
   1684 	RK_GATE(RK3588_ACLK_PCIE_BRIDGE, "aclk_pcie_bridge", "aclk_pcie_root",
   1685 	    CLKGATE_CON(0, 32), 8),
   1686 	RK_GATE(RK3588_ACLK_MMU_PCIE, "aclk_mmu_pcie", "aclk_pcie_bridge",
   1687 	    CLKGATE_CON(0, 34), 7),
   1688 	RK_GATE(RK3588_ACLK_MMU_PHP, "aclk_mmu_php", "aclk_php_root",
   1689 	    CLKGATE_CON(0, 34), 8),
   1690 	RK_GATE(RK3588_ACLK_PCIE_4L_DBI, "aclk_pcie_4l_dbi", "aclk_php_root",
   1691 	    CLKGATE_CON(0, 32), 13),
   1692 	RK_GATE(RK3588_ACLK_PCIE_2L_DBI, "aclk_pcie_2l_dbi", "aclk_php_root",
   1693 	    CLKGATE_CON(0, 32), 14),
   1694 	RK_GATE(RK3588_ACLK_PCIE_1L0_DBI, "aclk_pcie_1l0_dbi", "aclk_php_root",
   1695 	    CLKGATE_CON(0, 32), 15),
   1696 	RK_GATE(RK3588_ACLK_PCIE_1L1_DBI, "aclk_pcie_1l1_dbi", "aclk_php_root",
   1697 	    CLKGATE_CON(0, 33), 0),
   1698 	RK_GATE(RK3588_ACLK_PCIE_1L2_DBI, "aclk_pcie_1l2_dbi", "aclk_php_root",
   1699 	    CLKGATE_CON(0, 33), 1),
   1700 	RK_GATE(RK3588_ACLK_PCIE_4L_MSTR, "aclk_pcie_4l_mstr", "aclk_mmu_pcie",
   1701 	    CLKGATE_CON(0, 33), 2),
   1702 	RK_GATE(RK3588_ACLK_PCIE_2L_MSTR, "aclk_pcie_2l_mstr", "aclk_mmu_pcie",
   1703 	    CLKGATE_CON(0, 33), 3),
   1704 	RK_GATE(RK3588_ACLK_PCIE_1L0_MSTR, "aclk_pcie_1l0_mstr",
   1705 	    "aclk_mmu_pcie",
   1706 	    CLKGATE_CON(0, 33), 4),
   1707 	RK_GATE(RK3588_ACLK_PCIE_1L1_MSTR, "aclk_pcie_1l1_mstr",
   1708 	    "aclk_mmu_pcie",
   1709 	    CLKGATE_CON(0, 33), 5),
   1710 	RK_GATE(RK3588_ACLK_PCIE_1L2_MSTR, "aclk_pcie_1l2_mstr",
   1711 	    "aclk_mmu_pcie",
   1712 	    CLKGATE_CON(0, 33), 6),
   1713 	RK_GATE(RK3588_ACLK_PCIE_4L_SLV, "aclk_pcie_4l_slv", "aclk_php_root",
   1714 	    CLKGATE_CON(0, 33), 7),
   1715 	RK_GATE(RK3588_ACLK_PCIE_2L_SLV, "aclk_pcie_2l_slv", "aclk_php_root",
   1716 	    CLKGATE_CON(0, 33), 8),
   1717 	RK_GATE(RK3588_ACLK_PCIE_1L0_SLV, "aclk_pcie_1l0_slv", "aclk_php_root",
   1718 	    CLKGATE_CON(0, 33), 9),
   1719 	RK_GATE(RK3588_ACLK_PCIE_1L1_SLV, "aclk_pcie_1l1_slv", "aclk_php_root",
   1720 	    CLKGATE_CON(0, 33), 10),
   1721 	RK_GATE(RK3588_ACLK_PCIE_1L2_SLV, "aclk_pcie_1l2_slv", "aclk_php_root",
   1722 	    CLKGATE_CON(0, 33), 11),
   1723 	RK_GATE(RK3588_PCLK_PCIE_4L, "pclk_pcie_4l", "pclk_php_root",
   1724 	    CLKGATE_CON(0, 33), 12),
   1725 	RK_GATE(RK3588_PCLK_PCIE_2L, "pclk_pcie_2l", "pclk_php_root",
   1726 	    CLKGATE_CON(0, 33), 13),
   1727 	RK_GATE(RK3588_PCLK_PCIE_1L0, "pclk_pcie_1l0", "pclk_php_root",
   1728 	    CLKGATE_CON(0, 33), 14),
   1729 	RK_GATE(RK3588_PCLK_PCIE_1L1, "pclk_pcie_1l1", "pclk_php_root",
   1730 	    CLKGATE_CON(0, 33), 15),
   1731 	RK_GATE(RK3588_PCLK_PCIE_1L2, "pclk_pcie_1l2", "pclk_php_root",
   1732 	    CLKGATE_CON(0, 34), 0),
   1733 	RK_GATE(RK3588_CLK_PCIE_AUX0, "clk_pcie_aux0", "xin24m",
   1734 	    CLKGATE_CON(0, 34), 1),
   1735 	RK_GATE(RK3588_CLK_PCIE_AUX1, "clk_pcie_aux1", "xin24m",
   1736 	    CLKGATE_CON(0, 34), 2),
   1737 	RK_GATE(RK3588_CLK_PCIE_AUX2, "clk_pcie_aux2", "xin24m",
   1738 	    CLKGATE_CON(0, 34), 3),
   1739 	RK_GATE(RK3588_CLK_PCIE_AUX3, "clk_pcie_aux3", "xin24m",
   1740 	    CLKGATE_CON(0, 34), 4),
   1741 	RK_GATE(RK3588_CLK_PCIE_AUX4, "clk_pcie_aux4", "xin24m",
   1742 	    CLKGATE_CON(0, 34), 5),
   1743 	RK_GATE(RK3588_CLK_PIPEPHY0_REF, "clk_pipephy0_ref", "xin24m",
   1744 	    CLKGATE_CON(0, 37), 0),
   1745 	RK_GATE(RK3588_CLK_PIPEPHY1_REF, "clk_pipephy1_ref", "xin24m",
   1746 	    CLKGATE_CON(0, 37), 1),
   1747 	RK_GATE(RK3588_CLK_PIPEPHY2_REF, "clk_pipephy2_ref", "xin24m",
   1748 	    CLKGATE_CON(0, 37), 2),
   1749 	RK_GATE(RK3588_PCLK_GMAC0, "pclk_gmac0", "pclk_php_root",
   1750 	    CLKGATE_CON(0, 32), 3),
   1751 	RK_GATE(RK3588_PCLK_GMAC1, "pclk_gmac1", "pclk_php_root",
   1752 	    CLKGATE_CON(0, 32), 4),
   1753 	RK_GATE(RK3588_ACLK_GMAC0, "aclk_gmac0", "aclk_mmu_php",
   1754 	    CLKGATE_CON(0, 32), 10),
   1755 	RK_GATE(RK3588_ACLK_GMAC1, "aclk_gmac1", "aclk_mmu_php",
   1756 	    CLKGATE_CON(0, 32), 11),
   1757 	RK_GATE(RK3588_CLK_PMALIVE0, "clk_pmalive0", "xin24m",
   1758 	    CLKGATE_CON(0, 37), 4),
   1759 	RK_GATE(RK3588_CLK_PMALIVE1, "clk_pmalive1", "xin24m",
   1760 	    CLKGATE_CON(0, 37), 5),
   1761 	RK_GATE(RK3588_CLK_PMALIVE2, "clk_pmalive2", "xin24m",
   1762 	    CLKGATE_CON(0, 37), 6),
   1763 	RK_GATE(RK3588_ACLK_SATA0, "aclk_sata0", "aclk_mmu_php",
   1764 	    CLKGATE_CON(0, 37), 7),
   1765 	RK_GATE(RK3588_ACLK_SATA1, "aclk_sata1", "aclk_mmu_php",
   1766 	    CLKGATE_CON(0, 37), 8),
   1767 	RK_GATE(RK3588_ACLK_SATA2, "aclk_sata2", "aclk_mmu_php",
   1768 	    CLKGATE_CON(0, 37), 9),
   1769 	RK_COMPOSITE(RK3588_CLK_RXOOB0, "clk_rxoob0",
   1770 	    gpll_cpll_parents,
   1771 	    CLKSEL_CON(0, 82), __BITS(7,7), __BITS(6,0),
   1772 	    CLKGATE_CON(0, 37), __BIT(10),
   1773 	    0),
   1774 	RK_COMPOSITE(RK3588_CLK_RXOOB1, "clk_rxoob1",
   1775 	    gpll_cpll_parents,
   1776 	    CLKSEL_CON(0, 82), __BITS(15,15), __BITS(14,8),
   1777 	    CLKGATE_CON(0, 37), __BIT(11),
   1778 	    0),
   1779 	RK_COMPOSITE(RK3588_CLK_RXOOB2, "clk_rxoob2",
   1780 	    gpll_cpll_parents,
   1781 	    CLKSEL_CON(0, 83), __BITS(7,7), __BITS(6,0),
   1782 	    CLKGATE_CON(0, 37), __BIT(12),
   1783 	    0),
   1784 	RK_GATE(RK3588_ACLK_USB3OTG2, "aclk_usb3otg2", "aclk_mmu_php",
   1785 	    CLKGATE_CON(0, 35), 7),
   1786 	RK_GATE(RK3588_SUSPEND_CLK_USB3OTG2, "suspend_clk_usb3otg2", "xin24m",
   1787 	    CLKGATE_CON(0, 35), 8),
   1788 	RK_GATE(RK3588_REF_CLK_USB3OTG2, "ref_clk_usb3otg2", "xin24m",
   1789 	    CLKGATE_CON(0, 35), 9),
   1790 	RK_COMPOSITE(RK3588_CLK_UTMI_OTG2, "clk_utmi_otg2",
   1791 	    mux_150m_50m_24m_parents,
   1792 	    CLKSEL_CON(0, 84), __BITS(13,12), __BITS(11,8),
   1793 	    CLKGATE_CON(0, 35), __BIT(10),
   1794 	    0),
   1795 	RK_GATE(RK3588_PCLK_PCIE_COMBO_PIPE_PHY0, "pclk_pcie_combo_pipe_phy0",
   1796 	    "pclk_top_root",
   1797 	    CLKGATE_CON(PHP, 0), 5),
   1798 	RK_GATE(RK3588_PCLK_PCIE_COMBO_PIPE_PHY1, "pclk_pcie_combo_pipe_phy1",
   1799 	    "pclk_top_root",
   1800 	    CLKGATE_CON(PHP, 0), 6),
   1801 	RK_GATE(RK3588_PCLK_PCIE_COMBO_PIPE_PHY2, "pclk_pcie_combo_pipe_phy2",
   1802 	    "pclk_top_root",
   1803 	    CLKGATE_CON(PHP, 0), 7),
   1804 	RK_GATE(RK3588_PCLK_PCIE_COMBO_PIPE_PHY, "pclk_pcie_combo_pipe_phy",
   1805 	    "pclk_top_root",
   1806 	    CLKGATE_CON(PHP, 0), 8),
   1807 	RK_COMPOSITE(RK3588_CLK_RGA3_1_CORE, "clk_rga3_1_core",
   1808 	    gpll_cpll_aupll_spll_parents,
   1809 	    CLKSEL_CON(0, 174), __BITS(15,14), __BITS(13,9),
   1810 	    CLKGATE_CON(0, 76), __BIT(6),
   1811 	    0),
   1812 	RK_COMPOSITE(RK3588_ACLK_RGA3_ROOT, "aclk_rga3_root",
   1813 	    gpll_cpll_aupll_parents,
   1814 	    CLKSEL_CON(0, 174), __BITS(6,5), __BITS(4,0),
   1815 	    CLKGATE_CON(0, 76), __BIT(0),
   1816 	    0),
   1817 	RK_COMPOSITE_NODIV(RK3588_HCLK_RGA3_ROOT, "hclk_rga3_root",
   1818 	    mux_200m_100m_50m_24m_parents,
   1819 	    CLKSEL_CON(0, 174), __BITS(8,7),
   1820 	    CLKGATE_CON(0, 76), __BIT(1),
   1821 	    0),
   1822 	RK_GATE(RK3588_HCLK_RGA3_1, "hclk_rga3_1", "hclk_rga3_root",
   1823 	    CLKGATE_CON(0, 76), 4),
   1824 	RK_GATE(RK3588_ACLK_RGA3_1, "aclk_rga3_1", "aclk_rga3_root",
   1825 	    CLKGATE_CON(0, 76), 5),
   1826 	RK_COMPOSITE_NODIV(0, "hclk_rkvdec0_root",
   1827 	    mux_200m_100m_50m_24m_parents,
   1828 	    CLKSEL_CON(0, 89), __BITS(1,0),
   1829 	    CLKGATE_CON(0, 40), __BIT(0),
   1830 	    0),
   1831 	RK_COMPOSITE(0, "aclk_rkvdec0_root",
   1832 	    gpll_cpll_aupll_spll_parents,
   1833 	    CLKSEL_CON(0, 89), __BITS(8,7), __BITS(6,2),
   1834 	    CLKGATE_CON(0, 40), __BIT(1),
   1835 	    0),
   1836 	RK_COMPOSITE(RK3588_ACLK_RKVDEC_CCU, "aclk_rkvdec_ccu",
   1837 	    gpll_cpll_aupll_spll_parents,
   1838 	    CLKSEL_CON(0, 89), __BITS(15,14), __BITS(13,9),
   1839 	    CLKGATE_CON(0, 40), __BIT(2),
   1840 	    0),
   1841 	RK_COMPOSITE(RK3588_CLK_RKVDEC0_CA, "clk_rkvdec0_ca",
   1842 	    gpll_cpll_parents,
   1843 	    CLKSEL_CON(0, 90), __BITS(5,5), __BITS(4,0),
   1844 	    CLKGATE_CON(0, 40), __BIT(7),
   1845 	    0),
   1846 	RK_COMPOSITE(RK3588_CLK_RKVDEC0_HEVC_CA, "clk_rkvdec0_hevc_ca",
   1847 	    gpll_cpll_npll_1000m_parents,
   1848 	    CLKSEL_CON(0, 90), __BITS(12,11), __BITS(10,6),
   1849 	    CLKGATE_CON(0, 40), __BIT(8),
   1850 	    0),
   1851 	RK_COMPOSITE(RK3588_CLK_RKVDEC0_CORE, "clk_rkvdec0_core",
   1852 	    gpll_cpll_parents,
   1853 	    CLKSEL_CON(0, 91), __BITS(5,5), __BITS(4,0),
   1854 	    CLKGATE_CON(0, 40), __BIT(9),
   1855 	    0),
   1856 	RK_COMPOSITE_NODIV(0, "hclk_rkvdec1_root",
   1857 	    mux_200m_100m_50m_24m_parents,
   1858 	    CLKSEL_CON(0, 93), __BITS(1,0),
   1859 	    CLKGATE_CON(0, 41), __BIT(0),
   1860 	    0),
   1861 	RK_COMPOSITE(0, "aclk_rkvdec1_root",
   1862 	    gpll_cpll_aupll_npll_parents,
   1863 	    CLKSEL_CON(0, 93), __BITS(8,7), __BITS(6,2),
   1864 	    CLKGATE_CON(0, 41), __BIT(1),
   1865 	    0),
   1866 	RK_COMPOSITE(RK3588_CLK_RKVDEC1_CA, "clk_rkvdec1_ca",
   1867 	    gpll_cpll_parents,
   1868 	    CLKSEL_CON(0, 93), __BITS(14,14), __BITS(13,9),
   1869 	    CLKGATE_CON(0, 41), __BIT(6),
   1870 	    0),
   1871 	RK_COMPOSITE(RK3588_CLK_RKVDEC1_HEVC_CA, "clk_rkvdec1_hevc_ca",
   1872 	    gpll_cpll_npll_1000m_parents,
   1873 	    CLKSEL_CON(0, 94), __BITS(6,5), __BITS(4,0),
   1874 	    CLKGATE_CON(0, 41), __BIT(7),
   1875 	    0),
   1876 	RK_COMPOSITE(RK3588_CLK_RKVDEC1_CORE, "clk_rkvdec1_core",
   1877 	    gpll_cpll_parents,
   1878 	    CLKSEL_CON(0, 94), __BITS(12,12), __BITS(11,7),
   1879 	    CLKGATE_CON(0, 41), __BIT(8),
   1880 	    0),
   1881 	RK_COMPOSITE_NODIV(0, "hclk_sdio_root",
   1882 	    mux_200m_100m_50m_24m_parents,
   1883 	    CLKSEL_CON(0, 172), __BITS(1,0),
   1884 	    CLKGATE_CON(0, 75), __BIT(0),
   1885 	    0),
   1886 	RK_COMPOSITE(RK3588_CCLK_SRC_SDIO, "cclk_src_sdio",
   1887 	    gpll_cpll_24m_parents,
   1888 	    CLKSEL_CON(0, 172), __BITS(9,8), __BITS(7,2),
   1889 	    CLKGATE_CON(0, 75), __BIT(3),
   1890 	    0),
   1891 	RK_COMPOSITE(RK3588_ACLK_USB_ROOT, "aclk_usb_root",
   1892 	    gpll_cpll_parents,
   1893 	    CLKSEL_CON(0, 96), __BITS(5,5), __BITS(4,0),
   1894 	    CLKGATE_CON(0, 42), __BIT(0),
   1895 	    0),
   1896 	RK_COMPOSITE_NODIV(RK3588_HCLK_USB_ROOT, "hclk_usb_root",
   1897 	    mux_150m_100m_50m_24m_parents,
   1898 	    CLKSEL_CON(0, 96), __BITS(7,6),
   1899 	    CLKGATE_CON(0, 42), __BIT(1),
   1900 	    0),
   1901 	RK_GATE(RK3588_SUSPEND_CLK_USB3OTG0, "suspend_clk_usb3otg0", "xin24m",
   1902 	    CLKGATE_CON(0, 42), 5),
   1903 	RK_GATE(RK3588_REF_CLK_USB3OTG0, "ref_clk_usb3otg0", "xin24m",
   1904 	    CLKGATE_CON(0, 42), 6),
   1905 	RK_GATE(RK3588_SUSPEND_CLK_USB3OTG1, "suspend_clk_usb3otg1", "xin24m",
   1906 	    CLKGATE_CON(0, 42), 8),
   1907 	RK_GATE(RK3588_REF_CLK_USB3OTG1, "ref_clk_usb3otg1", "xin24m",
   1908 	    CLKGATE_CON(0, 42), 9),
   1909 	RK_COMPOSITE(RK3588_ACLK_VDPU_ROOT, "aclk_vdpu_root",
   1910 	    gpll_cpll_aupll_parents,
   1911 	    CLKSEL_CON(0, 98), __BITS(6,5), __BITS(4,0),
   1912 	    CLKGATE_CON(0, 44), __BIT(0),
   1913 	    0),
   1914 	RK_COMPOSITE_NODIV(RK3588_ACLK_VDPU_LOW_ROOT, "aclk_vdpu_low_root",
   1915 	    mux_400m_200m_100m_24m_parents,
   1916 	    CLKSEL_CON(0, 98), __BITS(8,7),
   1917 	    CLKGATE_CON(0, 44), __BIT(1),
   1918 	    0),
   1919 	RK_COMPOSITE_NODIV(RK3588_HCLK_VDPU_ROOT, "hclk_vdpu_root",
   1920 	    mux_200m_100m_50m_24m_parents,
   1921 	    CLKSEL_CON(0, 98), __BITS(10,9),
   1922 	    CLKGATE_CON(0, 44), __BIT(2),
   1923 	    0),
   1924 	RK_COMPOSITE(RK3588_ACLK_JPEG_DECODER_ROOT, "aclk_jpeg_decoder_root",
   1925 	    gpll_cpll_aupll_spll_parents,
   1926 	    CLKSEL_CON(0, 99), __BITS(6,5), __BITS(4,0),
   1927 	    CLKGATE_CON(0, 44), __BIT(3),
   1928 	    0),
   1929 	RK_GATE(RK3588_HCLK_IEP2P0, "hclk_iep2p0", "hclk_vdpu_root",
   1930 	    CLKGATE_CON(0, 45), 4),
   1931 	RK_COMPOSITE(RK3588_CLK_IEP2P0_CORE, "clk_iep2p0_core",
   1932 	    gpll_cpll_parents,
   1933 	    CLKSEL_CON(0, 99), __BITS(12,12), __BITS(11,7),
   1934 	    CLKGATE_CON(0, 45), __BIT(6),
   1935 	    0),
   1936 	RK_GATE(RK3588_HCLK_JPEG_ENCODER0, "hclk_jpeg_encoder0",
   1937 	    "hclk_vdpu_root",
   1938 	    CLKGATE_CON(0, 44), 11),
   1939 	RK_GATE(RK3588_HCLK_JPEG_ENCODER1, "hclk_jpeg_encoder1",
   1940 	    "hclk_vdpu_root",
   1941 	    CLKGATE_CON(0, 44), 13),
   1942 	RK_GATE(RK3588_HCLK_JPEG_ENCODER2, "hclk_jpeg_encoder2",
   1943 	    "hclk_vdpu_root",
   1944 	    CLKGATE_CON(0, 44), 15),
   1945 	RK_GATE(RK3588_HCLK_JPEG_ENCODER3, "hclk_jpeg_encoder3",
   1946 	    "hclk_vdpu_root",
   1947 	    CLKGATE_CON(0, 45), 1),
   1948 	RK_GATE(RK3588_HCLK_JPEG_DECODER, "hclk_jpeg_decoder", "hclk_vdpu_root",
   1949 	    CLKGATE_CON(0, 45), 3),
   1950 	RK_GATE(RK3588_HCLK_RGA2, "hclk_rga2", "hclk_vdpu_root",
   1951 	    CLKGATE_CON(0, 45), 7),
   1952 	RK_GATE(RK3588_ACLK_RGA2, "aclk_rga2", "aclk_vdpu_root",
   1953 	    CLKGATE_CON(0, 45), 8),
   1954 	RK_COMPOSITE(RK3588_CLK_RGA2_CORE, "clk_rga2_core",
   1955 	    gpll_cpll_npll_aupll_spll_parents,
   1956 	    CLKSEL_CON(0, 100), __BITS(7,5), __BITS(4,0),
   1957 	    CLKGATE_CON(0, 45), __BIT(9),
   1958 	    0),
   1959 	RK_GATE(RK3588_HCLK_RGA3_0, "hclk_rga3_0", "hclk_vdpu_root",
   1960 	    CLKGATE_CON(0, 45), 10),
   1961 	RK_GATE(RK3588_ACLK_RGA3_0, "aclk_rga3_0", "aclk_vdpu_root",
   1962 	    CLKGATE_CON(0, 45), 11),
   1963 	RK_COMPOSITE(RK3588_CLK_RGA3_0_CORE, "clk_rga3_0_core",
   1964 	    gpll_cpll_npll_aupll_spll_parents,
   1965 	    CLKSEL_CON(0, 100), __BITS(15,13), __BITS(12,8),
   1966 	    CLKGATE_CON(0, 45), __BIT(12),
   1967 	    0),
   1968 	RK_GATE(RK3588_HCLK_VPU, "hclk_vpu", "hclk_vdpu_root",
   1969 	    CLKGATE_CON(0, 44), 9),
   1970 	RK_COMPOSITE_NODIV(RK3588_HCLK_RKVENC1_ROOT, "hclk_rkvenc1_root",
   1971 	    mux_200m_100m_50m_24m_parents,
   1972 	    CLKSEL_CON(0, 104), __BITS(1,0),
   1973 	    CLKGATE_CON(0, 48), __BIT(0),
   1974 	    0),
   1975 	RK_COMPOSITE(RK3588_ACLK_RKVENC1_ROOT, "aclk_rkvenc1_root",
   1976 	    gpll_cpll_npll_parents,
   1977 	    CLKSEL_CON(0, 104), __BITS(8,7), __BITS(6,2),
   1978 	    CLKGATE_CON(0, 48), __BIT(1),
   1979 	    0),
   1980 	RK_COMPOSITE_NODIV(RK3588_HCLK_RKVENC0_ROOT, "hclk_rkvenc0_root",
   1981 	    mux_200m_100m_50m_24m_parents,
   1982 	    CLKSEL_CON(0, 102), __BITS(1,0),
   1983 	    CLKGATE_CON(0, 47), __BIT(0),
   1984 	    0),
   1985 	RK_COMPOSITE(RK3588_ACLK_RKVENC0_ROOT, "aclk_rkvenc0_root",
   1986 	    gpll_cpll_npll_parents,
   1987 	    CLKSEL_CON(0, 102), __BITS(8,7), __BITS(6,2),
   1988 	    CLKGATE_CON(0, 47), __BIT(1),
   1989 	    0),
   1990 	RK_GATE(RK3588_HCLK_RKVENC0, "hclk_rkvenc0", "hclk_rkvenc0_root",
   1991 	    CLKGATE_CON(0, 47), 4),
   1992 	RK_GATE(RK3588_ACLK_RKVENC0, "aclk_rkvenc0", "aclk_rkvenc0_root",
   1993 	    CLKGATE_CON(0, 47), 5),
   1994 	RK_COMPOSITE(RK3588_CLK_RKVENC0_CORE, "clk_rkvenc0_core",
   1995 	    gpll_cpll_aupll_npll_parents,
   1996 	    CLKSEL_CON(0, 102), __BITS(15,14), __BITS(13,9),
   1997 	    CLKGATE_CON(0, 47), __BIT(6),
   1998 	    0),
   1999 	RK_COMPOSITE(RK3588_CLK_RKVENC1_CORE, "clk_rkvenc1_core",
   2000 	    gpll_cpll_aupll_npll_parents,
   2001 	    CLKSEL_CON(0, 104), __BITS(15,14), __BITS(13,9),
   2002 	    CLKGATE_CON(0, 48), __BIT(6),
   2003 	    0),
   2004 	RK_COMPOSITE(RK3588_ACLK_VI_ROOT, "aclk_vi_root",
   2005 	    gpll_cpll_npll_aupll_spll_parents,
   2006 	    CLKSEL_CON(0, 106), __BITS(7,5), __BITS(4,0),
   2007 	    CLKGATE_CON(0, 49), __BIT(0),
   2008 	    0),
   2009 	RK_COMPOSITE_NODIV(RK3588_HCLK_VI_ROOT, "hclk_vi_root",
   2010 	    mux_200m_100m_50m_24m_parents,
   2011 	    CLKSEL_CON(0, 106), __BITS(9,8),
   2012 	    CLKGATE_CON(0, 49), __BIT(1),
   2013 	    0),
   2014 	RK_COMPOSITE_NODIV(RK3588_PCLK_VI_ROOT, "pclk_vi_root",
   2015 	    mux_100m_50m_24m_parents,
   2016 	    CLKSEL_CON(0, 106), __BITS(11,10),
   2017 	    CLKGATE_CON(0, 49), __BIT(2),
   2018 	    0),
   2019 	RK_COMPOSITE_NODIV(RK3588_ICLK_CSIHOST01, "iclk_csihost01",
   2020 	    mux_400m_200m_100m_24m_parents,
   2021 	    CLKSEL_CON(0, 108), __BITS(15,14),
   2022 	    CLKGATE_CON(0, 51), __BIT(10),
   2023 	    0),
   2024 	RK_GATE(RK3588_ICLK_CSIHOST0, "iclk_csihost0", "iclk_csihost01",
   2025 	    CLKGATE_CON(0, 51), 11),
   2026 	RK_GATE(RK3588_ICLK_CSIHOST1, "iclk_csihost1", "iclk_csihost01",
   2027 	    CLKGATE_CON(0, 51), 12),
   2028 	RK_GATE(RK3588_PCLK_CSI_HOST_0, "pclk_csi_host_0", "pclk_vi_root",
   2029 	    CLKGATE_CON(0, 50), 4),
   2030 	RK_GATE(RK3588_PCLK_CSI_HOST_1, "pclk_csi_host_1", "pclk_vi_root",
   2031 	    CLKGATE_CON(0, 50), 5),
   2032 	RK_GATE(RK3588_PCLK_CSI_HOST_2, "pclk_csi_host_2", "pclk_vi_root",
   2033 	    CLKGATE_CON(0, 50), 6),
   2034 	RK_GATE(RK3588_PCLK_CSI_HOST_3, "pclk_csi_host_3", "pclk_vi_root",
   2035 	    CLKGATE_CON(0, 50), 7),
   2036 	RK_GATE(RK3588_PCLK_CSI_HOST_4, "pclk_csi_host_4", "pclk_vi_root",
   2037 	    CLKGATE_CON(0, 50), 8),
   2038 	RK_GATE(RK3588_PCLK_CSI_HOST_5, "pclk_csi_host_5", "pclk_vi_root",
   2039 	    CLKGATE_CON(0, 50), 9),
   2040 	RK_GATE(RK3588_ACLK_FISHEYE0, "aclk_fisheye0", "aclk_vi_root",
   2041 	    CLKGATE_CON(0, 49), 14),
   2042 	RK_GATE(RK3588_HCLK_FISHEYE0, "hclk_fisheye0", "hclk_vi_root",
   2043 	    CLKGATE_CON(0, 49), 15),
   2044 	RK_COMPOSITE(RK3588_CLK_FISHEYE0_CORE, "clk_fisheye0_core",
   2045 	    gpll_cpll_aupll_spll_parents,
   2046 	    CLKSEL_CON(0, 108), __BITS(6,5), __BITS(4,0),
   2047 	    CLKGATE_CON(0, 50), __BIT(0),
   2048 	    0),
   2049 	RK_GATE(RK3588_ACLK_FISHEYE1, "aclk_fisheye1", "aclk_vi_root",
   2050 	    CLKGATE_CON(0, 50), 1),
   2051 	RK_GATE(RK3588_HCLK_FISHEYE1, "hclk_fisheye1", "hclk_vi_root",
   2052 	    CLKGATE_CON(0, 50), 2),
   2053 	RK_COMPOSITE(RK3588_CLK_FISHEYE1_CORE, "clk_fisheye1_core",
   2054 	    gpll_cpll_aupll_spll_parents,
   2055 	    CLKSEL_CON(0, 108), __BITS(13,12), __BITS(11,7),
   2056 	    CLKGATE_CON(0, 50), __BIT(3),
   2057 	    0),
   2058 	RK_COMPOSITE(RK3588_CLK_ISP0_CORE, "clk_isp0_core",
   2059 	    gpll_cpll_aupll_spll_parents,
   2060 	    CLKSEL_CON(0, 107), __BITS(12,11), __BITS(10,6),
   2061 	    CLKGATE_CON(0, 49), __BIT(9),
   2062 	    0),
   2063 	RK_GATE(RK3588_CLK_ISP0_CORE_MARVIN, "clk_isp0_core_marvin",
   2064 	    "clk_isp0_core",
   2065 	    CLKGATE_CON(0, 49), 10),
   2066 	RK_GATE(RK3588_CLK_ISP0_CORE_VICAP, "clk_isp0_core_vicap",
   2067 	    "clk_isp0_core",
   2068 	    CLKGATE_CON(0, 49), 11),
   2069 	RK_GATE(RK3588_ACLK_ISP0, "aclk_isp0", "aclk_vi_root",
   2070 	    CLKGATE_CON(0, 49), 12),
   2071 	RK_GATE(RK3588_HCLK_ISP0, "hclk_isp0", "hclk_vi_root",
   2072 	    CLKGATE_CON(0, 49), 13),
   2073 	RK_COMPOSITE(RK3588_DCLK_VICAP, "dclk_vicap",
   2074 	    gpll_cpll_parents,
   2075 	    CLKSEL_CON(0, 107), __BITS(5,5), __BITS(4,0),
   2076 	    CLKGATE_CON(0, 49), __BIT(6),
   2077 	    0),
   2078 	RK_GATE(RK3588_ACLK_VICAP, "aclk_vicap", "aclk_vi_root",
   2079 	    CLKGATE_CON(0, 49), 7),
   2080 	RK_GATE(RK3588_HCLK_VICAP, "hclk_vicap", "hclk_vi_root",
   2081 	    CLKGATE_CON(0, 49), 8),
   2082 	RK_COMPOSITE(RK3588_ACLK_VO0_ROOT, "aclk_vo0_root",
   2083 	    gpll_cpll_parents,
   2084 	    CLKSEL_CON(0, 116), __BITS(5,5), __BITS(4,0),
   2085 	    CLKGATE_CON(0, 55), __BIT(0),
   2086 	    0),
   2087 	RK_COMPOSITE_NODIV(RK3588_HCLK_VO0_ROOT, "hclk_vo0_root",
   2088 	    mux_200m_100m_50m_24m_parents,
   2089 	    CLKSEL_CON(0, 116), __BITS(7,6),
   2090 	    CLKGATE_CON(0, 55), __BIT(1),
   2091 	    0),
   2092 	RK_COMPOSITE_NODIV(RK3588_HCLK_VO0_S_ROOT, "hclk_vo0_s_root",
   2093 	    mux_200m_100m_50m_24m_parents,
   2094 	    CLKSEL_CON(0, 116), __BITS(9,8),
   2095 	    CLKGATE_CON(0, 55), __BIT(2),
   2096 	    0),
   2097 	RK_COMPOSITE_NODIV(RK3588_PCLK_VO0_ROOT, "pclk_vo0_root",
   2098 	    mux_100m_50m_24m_parents,
   2099 	    CLKSEL_CON(0, 116), __BITS(11,10),
   2100 	    CLKGATE_CON(0, 55), __BIT(3),
   2101 	    0),
   2102 	RK_COMPOSITE_NODIV(RK3588_PCLK_VO0_S_ROOT, "pclk_vo0_s_root",
   2103 	    mux_100m_50m_24m_parents,
   2104 	    CLKSEL_CON(0, 116), __BITS(13,12),
   2105 	    CLKGATE_CON(0, 55), __BIT(4),
   2106 	    0),
   2107 	RK_GATE(RK3588_PCLK_DP0, "pclk_dp0", "pclk_vo0_root",
   2108 	    CLKGATE_CON(0, 56), 4),
   2109 	RK_GATE(RK3588_PCLK_DP1, "pclk_dp1", "pclk_vo0_root",
   2110 	    CLKGATE_CON(0, 56), 5),
   2111 	RK_GATE(RK3588_PCLK_S_DP0, "pclk_s_dp0", "pclk_vo0_s_root",
   2112 	    CLKGATE_CON(0, 56), 6),
   2113 	RK_GATE(RK3588_PCLK_S_DP1, "pclk_s_dp1", "pclk_vo0_s_root",
   2114 	    CLKGATE_CON(0, 56), 7),
   2115 	RK_GATE(RK3588_CLK_DP0, "clk_dp0", "aclk_vo0_root",
   2116 	    CLKGATE_CON(0, 56), 8),
   2117 	RK_GATE(RK3588_CLK_DP1, "clk_dp1", "aclk_vo0_root",
   2118 	    CLKGATE_CON(0, 56), 9),
   2119 	RK_GATE(RK3588_HCLK_HDCP_KEY0, "hclk_hdcp_key0", "hclk_vo0_s_root",
   2120 	    CLKGATE_CON(0, 55), 11),
   2121 	RK_GATE(RK3588_PCLK_HDCP0, "pclk_hdcp0", "pclk_vo0_root",
   2122 	    CLKGATE_CON(0, 55), 14),
   2123 	RK_GATE(RK3588_ACLK_TRNG0, "aclk_trng0", "aclk_vo0_root",
   2124 	    CLKGATE_CON(0, 56), 0),
   2125 	RK_GATE(RK3588_PCLK_TRNG0, "pclk_trng0", "pclk_vo0_root",
   2126 	    CLKGATE_CON(0, 56), 1),
   2127 	RK_GATE(RK3588_PCLK_VO0GRF, "pclk_vo0grf", "pclk_vo0_root",
   2128 	    CLKGATE_CON(0, 55), 10),
   2129 	RK_COMPOSITE(RK3588_CLK_I2S4_8CH_TX_SRC, "clk_i2s4_8ch_tx_src",
   2130 	    gpll_aupll_parents,
   2131 	    CLKSEL_CON(0, 118), __BITS(5,5), __BITS(4,0),
   2132 	    CLKGATE_CON(0, 56), __BIT(11),
   2133 	    0),
   2134 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S4_8CH_TX_FRAC, "clk_i2s4_8ch_tx_frac",
   2135 	    "clk_i2s4_8ch_tx_src",
   2136 	    CLKGATE_CON(0, 56),
   2137 	    RK_COMPOSITE_SET_RATE_PARENT),
   2138 	RK_MUX(RK3588_CLK_I2S4_8CH_TX, "clk_i2s4_8ch_tx",
   2139 	    clk_i2s4_8ch_tx_parents,
   2140 	    CLKSEL_CON(0, 120), __BITS(1,0)),
   2141 	RK_GATE(RK3588_MCLK_I2S4_8CH_TX, "mclk_i2s4_8ch_tx", "clk_i2s4_8ch_tx",
   2142 	    CLKGATE_CON(0, 56), 13),
   2143 	RK_COMPOSITE(RK3588_CLK_I2S8_8CH_TX_SRC, "clk_i2s8_8ch_tx_src",
   2144 	    gpll_aupll_parents,
   2145 	    CLKSEL_CON(0, 120), __BITS(8,8), __BITS(7,3),
   2146 	    CLKGATE_CON(0, 56), __BIT(15),
   2147 	    0),
   2148 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S8_8CH_TX_FRAC, "clk_i2s8_8ch_tx_frac",
   2149 	    "clk_i2s8_8ch_tx_src",
   2150 	    CLKGATE_CON(0, 57),
   2151 	    RK_COMPOSITE_SET_RATE_PARENT),
   2152 	RK_MUX(RK3588_CLK_I2S8_8CH_TX, "clk_i2s8_8ch_tx",
   2153 	    clk_i2s8_8ch_tx_parents,
   2154 	    CLKSEL_CON(0, 122), __BITS(1,0)),
   2155 	RK_GATE(RK3588_MCLK_I2S8_8CH_TX, "mclk_i2s8_8ch_tx", "clk_i2s8_8ch_tx",
   2156 	    CLKGATE_CON(0, 57), 1),
   2157 	RK_COMPOSITE(RK3588_CLK_SPDIF2_DP0_SRC, "clk_spdif2_dp0_src",
   2158 	    gpll_aupll_parents,
   2159 	    CLKSEL_CON(0, 122), __BITS(8,8), __BITS(7,3),
   2160 	    CLKGATE_CON(0, 57), __BIT(3),
   2161 	    0),
   2162 	RK_COMPOSITE_FRAC(RK3588_CLK_SPDIF2_DP0_FRAC, "clk_spdif2_dp0_frac",
   2163 	    "clk_spdif2_dp0_src",
   2164 	    CLKGATE_CON(0, 57),
   2165 	    RK_COMPOSITE_SET_RATE_PARENT),
   2166 	RK_MUX(RK3588_CLK_SPDIF2_DP0, "clk_spdif2_dp0", clk_spdif2_dp0_parents,
   2167 	    CLKSEL_CON(0, 124), __BITS(1,0)),
   2168 	RK_GATE(RK3588_MCLK_SPDIF2_DP0, "mclk_spdif2_dp0", "clk_spdif2_dp0",
   2169 	    CLKGATE_CON(0, 57), 5),
   2170 	RK_GATE(RK3588_MCLK_SPDIF2, "mclk_spdif2", "clk_spdif2_dp0",
   2171 	    CLKGATE_CON(0, 57), 6),
   2172 	RK_COMPOSITE(RK3588_CLK_SPDIF5_DP1_SRC, "clk_spdif5_dp1_src",
   2173 	    gpll_aupll_parents,
   2174 	    CLKSEL_CON(0, 124), __BITS(7,7), __BITS(6,2),
   2175 	    CLKGATE_CON(0, 57), __BIT(8),
   2176 	    0),
   2177 	RK_COMPOSITE_FRAC(RK3588_CLK_SPDIF5_DP1_FRAC, "clk_spdif5_dp1_frac",
   2178 	    "clk_spdif5_dp1_src",
   2179 	    CLKGATE_CON(0, 57),
   2180 	    RK_COMPOSITE_SET_RATE_PARENT),
   2181 	RK_MUX(RK3588_CLK_SPDIF5_DP1, "clk_spdif5_dp1", clk_spdif5_dp1_parents,
   2182 	    CLKSEL_CON(0, 126), __BITS(1,0)),
   2183 	RK_GATE(RK3588_MCLK_SPDIF5_DP1, "mclk_spdif5_dp1", "clk_spdif5_dp1",
   2184 	    CLKGATE_CON(0, 57), 10),
   2185 	RK_GATE(RK3588_MCLK_SPDIF5, "mclk_spdif5", "clk_spdif5_dp1",
   2186 	    CLKGATE_CON(0, 57), 11),
   2187 	RK_COMPOSITE_NOMUX(RK3588_CLK_AUX16M_0, "clk_aux16m_0", "gpll",
   2188 	    CLKSEL_CON(0, 117), __BITS(7,0),
   2189 	    CLKGATE_CON(0, 56), __BIT(2),
   2190 	    0),
   2191 	RK_COMPOSITE_NOMUX(RK3588_CLK_AUX16M_1, "clk_aux16m_1", "gpll",
   2192 	    CLKSEL_CON(0, 117), __BITS(15,8),
   2193 	    CLKGATE_CON(0, 56), __BIT(3),
   2194 	    0),
   2195 	RK_COMPOSITE_HALF(RK3588_CLK_HDMITRX_REFSRC, "clk_hdmitrx_refsrc",
   2196 	    gpll_cpll_parents,
   2197 	    CLKSEL_CON(0, 157), __BITS(7,7),
   2198 	    __BITS(6,2),
   2199 	    CLKGATE_CON(0, 65), __BIT(9),
   2200 	    0),
   2201 	RK_COMPOSITE(RK3588_ACLK_HDCP1_ROOT, "aclk_hdcp1_root",
   2202 	    aclk_hdcp1_root_parents,
   2203 	    CLKSEL_CON(0, 128), __BITS(6,5), __BITS(4,0),
   2204 	    CLKGATE_CON(0, 59), __BIT(0),
   2205 	    0),
   2206 	RK_COMPOSITE(RK3588_ACLK_HDMIRX_ROOT, "aclk_hdmirx_root",
   2207 	    gpll_cpll_parents,
   2208 	    CLKSEL_CON(0, 128), __BITS(12,12), __BITS(11,7),
   2209 	    CLKGATE_CON(0, 59), __BIT(1),
   2210 	    0),
   2211 	RK_COMPOSITE_NODIV(RK3588_HCLK_VO1_ROOT, "hclk_vo1_root",
   2212 	    mux_200m_100m_50m_24m_parents,
   2213 	    CLKSEL_CON(0, 128), __BITS(14,13),
   2214 	    CLKGATE_CON(0, 59), __BIT(2),
   2215 	    0),
   2216 	RK_COMPOSITE_NODIV(RK3588_HCLK_VO1_S_ROOT, "hclk_vo1_s_root",
   2217 	    mux_200m_100m_50m_24m_parents,
   2218 	    CLKSEL_CON(0, 129), __BITS(1,0),
   2219 	    CLKGATE_CON(0, 59), __BIT(3),
   2220 	    0),
   2221 	RK_COMPOSITE_NODIV(RK3588_PCLK_VO1_ROOT, "pclk_vo1_root",
   2222 	    mux_150m_100m_24m_parents,
   2223 	    CLKSEL_CON(0, 129), __BITS(3,2),
   2224 	    CLKGATE_CON(0, 59), __BIT(4),
   2225 	    0),
   2226 	RK_COMPOSITE_NODIV(RK3588_PCLK_VO1_S_ROOT, "pclk_vo1_s_root",
   2227 	    mux_100m_50m_24m_parents,
   2228 	    CLKSEL_CON(0, 129), __BITS(5,4),
   2229 	    CLKGATE_CON(0, 59), __BIT(5),
   2230 	    0),
   2231 	RK_COMPOSITE(RK3588_ACLK_VOP_ROOT, "aclk_vop_root",
   2232 	    gpll_cpll_dmyaupll_npll_spll_parents,
   2233 	    CLKSEL_CON(0, 110), __BITS(7,5), __BITS(4,0),
   2234 	    CLKGATE_CON(0, 52), __BIT(0),
   2235 	    0),
   2236 	RK_COMPOSITE_NODIV(RK3588_ACLK_VOP_LOW_ROOT, "aclk_vop_low_root",
   2237 	    mux_400m_200m_100m_24m_parents,
   2238 	    CLKSEL_CON(0, 110), __BITS(9,8),
   2239 	    CLKGATE_CON(0, 52), __BIT(1),
   2240 	    0),
   2241 	RK_COMPOSITE_NODIV(RK3588_HCLK_VOP_ROOT, "hclk_vop_root",
   2242 	    mux_200m_100m_50m_24m_parents,
   2243 	    CLKSEL_CON(0, 110), __BITS(11,10),
   2244 	    CLKGATE_CON(0, 52), __BIT(2),
   2245 	    0),
   2246 	RK_COMPOSITE_NODIV(RK3588_PCLK_VOP_ROOT, "pclk_vop_root",
   2247 	    mux_100m_50m_24m_parents,
   2248 	    CLKSEL_CON(0, 110), __BITS(13,12),
   2249 	    CLKGATE_CON(0, 52), __BIT(3),
   2250 	    0),
   2251 	RK_COMPOSITE(RK3588_ACLK_VO1USB_TOP_ROOT, "aclk_vo1usb_top_root",
   2252 	    gpll_cpll_parents,
   2253 	    CLKSEL_CON(0, 170), __BITS(5,5), __BITS(4,0),
   2254 	    CLKGATE_CON(0, 74), __BIT(0),
   2255 	    0),
   2256 	RK_COMPOSITE_NODIV(RK3588_HCLK_VO1USB_TOP_ROOT, "hclk_vo1usb_top_root",
   2257 	    mux_200m_100m_50m_24m_parents,
   2258 	    CLKSEL_CON(0, 170), __BITS(7,6),
   2259 	    CLKGATE_CON(0, 74), __BIT(2),
   2260 	    0),
   2261 	RK_MUX(RK3588_ACLK_VOP_SUB_SRC, "aclk_vop_sub_src",
   2262 	    aclk_vop_sub_src_parents,
   2263 	    CLKSEL_CON(0, 115), __BITS(9,9)),
   2264 	RK_GATE(RK3588_PCLK_EDP0, "pclk_edp0", "pclk_vo1_root",
   2265 	    CLKGATE_CON(0, 62), 0),
   2266 	RK_GATE(RK3588_CLK_EDP0_24M, "clk_edp0_24m", "xin24m",
   2267 	    CLKGATE_CON(0, 62), 1),
   2268 	RK_COMPOSITE_NODIV(RK3588_CLK_EDP0_200M, "clk_edp0_200m",
   2269 	    mux_200m_100m_50m_24m_parents,
   2270 	    CLKSEL_CON(0, 140), __BITS(2,1),
   2271 	    CLKGATE_CON(0, 62), __BIT(2),
   2272 	    0),
   2273 	RK_GATE(RK3588_PCLK_EDP1, "pclk_edp1", "pclk_vo1_root",
   2274 	    CLKGATE_CON(0, 62), 3),
   2275 	RK_GATE(RK3588_CLK_EDP1_24M, "clk_edp1_24m", "xin24m",
   2276 	    CLKGATE_CON(0, 62), 4),
   2277 	RK_COMPOSITE_NODIV(RK3588_CLK_EDP1_200M, "clk_edp1_200m",
   2278 	    mux_200m_100m_50m_24m_parents,
   2279 	    CLKSEL_CON(0, 140), __BITS(4,3),
   2280 	    CLKGATE_CON(0, 62), __BIT(5),
   2281 	    0),
   2282 	RK_GATE(RK3588_HCLK_HDCP_KEY1, "hclk_hdcp_key1", "hclk_vo1_s_root",
   2283 	    CLKGATE_CON(0, 60), 4),
   2284 	RK_GATE(RK3588_PCLK_HDCP1, "pclk_hdcp1", "pclk_vo1_root",
   2285 	    CLKGATE_CON(0, 60), 7),
   2286 	RK_GATE(RK3588_ACLK_HDMIRX, "aclk_hdmirx", "aclk_hdmirx_root",
   2287 	    CLKGATE_CON(0, 61), 9),
   2288 	RK_GATE(RK3588_PCLK_HDMIRX, "pclk_hdmirx", "pclk_vo1_root",
   2289 	    CLKGATE_CON(0, 61), 10),
   2290 	RK_GATE(RK3588_CLK_HDMIRX_REF, "clk_hdmirx_ref", "aclk_hdcp1_root",
   2291 	    CLKGATE_CON(0, 61), 11),
   2292 	RK_COMPOSITE(RK3588_CLK_HDMIRX_AUD_SRC, "clk_hdmirx_aud_src",
   2293 	    gpll_aupll_parents,
   2294 	    CLKSEL_CON(0, 138), __BITS(8,8), __BITS(7,0),
   2295 	    CLKGATE_CON(0, 61), __BIT(12),
   2296 	    0),
   2297 	RK_COMPOSITE_FRAC(RK3588_CLK_HDMIRX_AUD_FRAC, "clk_hdmirx_aud_frac",
   2298 	    "clk_hdmirx_aud_src",
   2299 	    CLKGATE_CON(0, 61),
   2300 	    RK_COMPOSITE_SET_RATE_PARENT),
   2301 	RK_GATE(RK3588_CLK_HDMIRX_AUD, "clk_hdmirx_aud", "clk_hdmirx_aud_mux",
   2302 	    CLKGATE_CON(0, 61), 14),
   2303 	RK_GATE(RK3588_PCLK_HDMITX0, "pclk_hdmitx0", "pclk_vo1_root",
   2304 	    CLKGATE_CON(0, 60), 11),
   2305 	RK_COMPOSITE(RK3588_CLK_HDMITX0_EARC, "clk_hdmitx0_earc",
   2306 	    gpll_cpll_parents,
   2307 	    CLKSEL_CON(0, 133), __BITS(6,6), __BITS(5,1),
   2308 	    CLKGATE_CON(0, 60), __BIT(15),
   2309 	    0),
   2310 	RK_GATE(RK3588_CLK_HDMITX0_REF, "clk_hdmitx0_ref", "aclk_hdcp1_root",
   2311 	    CLKGATE_CON(0, 61), 0),
   2312 	RK_GATE(RK3588_PCLK_HDMITX1, "pclk_hdmitx1", "pclk_vo1_root",
   2313 	    CLKGATE_CON(0, 61), 2),
   2314 	RK_COMPOSITE(RK3588_CLK_HDMITX1_EARC, "clk_hdmitx1_earc",
   2315 	    gpll_cpll_parents,
   2316 	    CLKSEL_CON(0, 136), __BITS(6,6), __BITS(5,1),
   2317 	    CLKGATE_CON(0, 61), __BIT(6),
   2318 	    0),
   2319 	RK_GATE(RK3588_CLK_HDMITX1_REF, "clk_hdmitx1_ref", "aclk_hdcp1_root",
   2320 	    CLKGATE_CON(0, 61), 7),
   2321 	RK_GATE(RK3588_ACLK_TRNG1, "aclk_trng1", "aclk_hdcp1_root",
   2322 	    CLKGATE_CON(0, 60), 9),
   2323 	RK_GATE(RK3588_PCLK_TRNG1, "pclk_trng1", "pclk_vo1_root",
   2324 	    CLKGATE_CON(0, 60), 10),
   2325 	RK_GATE(0, "pclk_vo1grf", "pclk_vo1_root",
   2326 	    CLKGATE_CON(0, 59), 12),
   2327 	RK_GATE(RK3588_PCLK_S_EDP0, "pclk_s_edp0", "pclk_vo1_s_root",
   2328 	    CLKGATE_CON(0, 59), 14),
   2329 	RK_GATE(RK3588_PCLK_S_EDP1, "pclk_s_edp1", "pclk_vo1_s_root",
   2330 	    CLKGATE_CON(0, 59), 15),
   2331 	RK_GATE(RK3588_PCLK_S_HDMIRX, "pclk_s_hdmirx", "pclk_vo1_s_root",
   2332 	    CLKGATE_CON(0, 65), 8),
   2333 	RK_COMPOSITE(RK3588_CLK_I2S10_8CH_RX_SRC, "clk_i2s10_8ch_rx_src",
   2334 	    gpll_aupll_parents,
   2335 	    CLKSEL_CON(0, 155), __BITS(8,8), __BITS(7,3),
   2336 	    CLKGATE_CON(0, 65), __BIT(5),
   2337 	    0),
   2338 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S10_8CH_RX_FRAC, "clk_i2s10_8ch_rx_frac",
   2339 	    "clk_i2s10_8ch_rx_src",
   2340 	    CLKGATE_CON(0, 65),
   2341 	    RK_COMPOSITE_SET_RATE_PARENT),
   2342 	RK_MUX(RK3588_CLK_I2S10_8CH_RX, "clk_i2s10_8ch_rx",
   2343 	    clk_i2s10_8ch_rx_parents,
   2344 	    CLKSEL_CON(0, 157), __BITS(1,0)),
   2345 	RK_GATE(RK3588_MCLK_I2S10_8CH_RX, "mclk_i2s10_8ch_rx",
   2346 	    "clk_i2s10_8ch_rx",
   2347 	    CLKGATE_CON(0, 65), 7),
   2348 	RK_COMPOSITE(RK3588_CLK_I2S7_8CH_RX_SRC, "clk_i2s7_8ch_rx_src",
   2349 	    gpll_aupll_parents,
   2350 	    CLKSEL_CON(0, 129), __BITS(11,11), __BITS(10,6),
   2351 	    CLKGATE_CON(0, 60), __BIT(1),
   2352 	    0),
   2353 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S7_8CH_RX_FRAC, "clk_i2s7_8ch_rx_frac",
   2354 	    "clk_i2s7_8ch_rx_src",
   2355 	    CLKGATE_CON(0, 60),
   2356 	    RK_COMPOSITE_SET_RATE_PARENT),
   2357 	RK_MUX(RK3588_CLK_I2S7_8CH_RX, "clk_i2s7_8ch_rx",
   2358 	    clk_i2s7_8ch_rx_parents,
   2359 	    CLKSEL_CON(0, 131), __BITS(1,0)),
   2360 	RK_GATE(RK3588_MCLK_I2S7_8CH_RX, "mclk_i2s7_8ch_rx", "clk_i2s7_8ch_rx",
   2361 	    CLKGATE_CON(0, 60), 3),
   2362 	RK_COMPOSITE(RK3588_CLK_I2S9_8CH_RX_SRC, "clk_i2s9_8ch_rx_src",
   2363 	    gpll_aupll_parents,
   2364 	    CLKSEL_CON(0, 153), __BITS(12,12), __BITS(11,7),
   2365 	    CLKGATE_CON(0, 65), __BIT(1),
   2366 	    0),
   2367 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S9_8CH_RX_FRAC, "clk_i2s9_8ch_rx_frac",
   2368 	    "clk_i2s9_8ch_rx_src",
   2369 	    CLKGATE_CON(0, 65),
   2370 	    RK_COMPOSITE_SET_RATE_PARENT),
   2371 	RK_MUX(RK3588_CLK_I2S9_8CH_RX, "clk_i2s9_8ch_rx",
   2372 	    clk_i2s9_8ch_rx_parents,
   2373 	    CLKSEL_CON(0, 155), __BITS(1,0)),
   2374 	RK_GATE(RK3588_MCLK_I2S9_8CH_RX, "mclk_i2s9_8ch_rx", "clk_i2s9_8ch_rx",
   2375 	    CLKGATE_CON(0, 65), 3),
   2376 	RK_COMPOSITE(RK3588_CLK_I2S5_8CH_TX_SRC, "clk_i2s5_8ch_tx_src",
   2377 	    gpll_aupll_parents,
   2378 	    CLKSEL_CON(0, 140), __BITS(10,10), __BITS(9,5),
   2379 	    CLKGATE_CON(0, 62), __BIT(6),
   2380 	    0),
   2381 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S5_8CH_TX_FRAC, "clk_i2s5_8ch_tx_frac",
   2382 	    "clk_i2s5_8ch_tx_src",
   2383 	    CLKGATE_CON(0, 62),
   2384 	    RK_COMPOSITE_SET_RATE_PARENT),
   2385 	RK_MUX(RK3588_CLK_I2S5_8CH_TX, "clk_i2s5_8ch_tx",
   2386 	    clk_i2s5_8ch_tx_parents,
   2387 	    CLKSEL_CON(0, 142), __BITS(1,0)),
   2388 	RK_GATE(RK3588_MCLK_I2S5_8CH_TX, "mclk_i2s5_8ch_tx", "clk_i2s5_8ch_tx",
   2389 	    CLKGATE_CON(0, 62), 8),
   2390 	RK_COMPOSITE(RK3588_CLK_I2S6_8CH_TX_SRC, "clk_i2s6_8ch_tx_src",
   2391 	    gpll_aupll_parents,
   2392 	    CLKSEL_CON(0, 144), __BITS(8,8), __BITS(7,3),
   2393 	    CLKGATE_CON(0, 62), __BIT(13),
   2394 	    0),
   2395 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S6_8CH_TX_FRAC, "clk_i2s6_8ch_tx_frac",
   2396 	    "clk_i2s6_8ch_tx_src",
   2397 	    CLKGATE_CON(0, 62),
   2398 	    RK_COMPOSITE_SET_RATE_PARENT),
   2399 	RK_MUX(RK3588_CLK_I2S6_8CH_TX, "clk_i2s6_8ch_tx",
   2400 	    clk_i2s6_8ch_tx_parents,
   2401 	    CLKSEL_CON(0, 146), __BITS(1,0)),
   2402 	RK_GATE(RK3588_MCLK_I2S6_8CH_TX, "mclk_i2s6_8ch_tx", "clk_i2s6_8ch_tx",
   2403 	    CLKGATE_CON(0, 62), 15),
   2404 	RK_COMPOSITE(RK3588_CLK_I2S6_8CH_RX_SRC, "clk_i2s6_8ch_rx_src",
   2405 	    gpll_aupll_parents,
   2406 	    CLKSEL_CON(0, 146), __BITS(7,7), __BITS(6,2),
   2407 	    CLKGATE_CON(0, 63), __BIT(0),
   2408 	    0),
   2409 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S6_8CH_RX_FRAC, "clk_i2s6_8ch_rx_frac",
   2410 	    "clk_i2s6_8ch_rx_src",
   2411 	    CLKGATE_CON(0, 63),
   2412 	    RK_COMPOSITE_SET_RATE_PARENT),
   2413 	RK_MUX(RK3588_CLK_I2S6_8CH_RX, "clk_i2s6_8ch_rx",
   2414 	    clk_i2s6_8ch_rx_parents,
   2415 	    CLKSEL_CON(0, 148), __BITS(1,0)),
   2416 	RK_GATE(RK3588_MCLK_I2S6_8CH_RX, "mclk_i2s6_8ch_rx", "clk_i2s6_8ch_rx",
   2417 	    CLKGATE_CON(0, 63), 2),
   2418 	RK_MUX(RK3588_I2S6_8CH_MCLKOUT, "i2s6_8ch_mclkout",
   2419 	    i2s6_8ch_mclkout_parents,
   2420 	    CLKSEL_CON(0, 148), __BITS(3,2)),
   2421 	RK_COMPOSITE(RK3588_CLK_SPDIF3_SRC, "clk_spdif3_src",
   2422 	    gpll_aupll_parents,
   2423 	    CLKSEL_CON(0, 148), __BITS(9,9), __BITS(8,4),
   2424 	    CLKGATE_CON(0, 63), __BIT(5),
   2425 	    0),
   2426 	RK_COMPOSITE_FRAC(RK3588_CLK_SPDIF3_FRAC, "clk_spdif3_frac",
   2427 	    "clk_spdif3_src",
   2428 	    CLKGATE_CON(0, 63),
   2429 	    RK_COMPOSITE_SET_RATE_PARENT),
   2430 	RK_MUX(RK3588_CLK_SPDIF3, "clk_spdif3", clk_spdif3_parents,
   2431 	    CLKSEL_CON(0, 150), __BITS(1,0)),
   2432 	RK_GATE(RK3588_MCLK_SPDIF3, "mclk_spdif3", "clk_spdif3",
   2433 	    CLKGATE_CON(0, 63), 7),
   2434 	RK_COMPOSITE(RK3588_CLK_SPDIF4_SRC, "clk_spdif4_src",
   2435 	    gpll_aupll_parents,
   2436 	    CLKSEL_CON(0, 150), __BITS(7,7), __BITS(6,2),
   2437 	    CLKGATE_CON(0, 63), __BIT(9),
   2438 	    0),
   2439 	RK_COMPOSITE_FRAC(RK3588_CLK_SPDIF4_FRAC, "clk_spdif4_frac",
   2440 	    "clk_spdif4_src",
   2441 	    CLKGATE_CON(0, 63),
   2442 	    RK_COMPOSITE_SET_RATE_PARENT),
   2443 	RK_MUX(RK3588_CLK_SPDIF4, "clk_spdif4", clk_spdif4_parents,
   2444 	    CLKSEL_CON(0, 152), __BITS(1,0)),
   2445 	RK_GATE(RK3588_MCLK_SPDIF4, "mclk_spdif4", "clk_spdif4",
   2446 	    CLKGATE_CON(0, 63), 11),
   2447 	RK_COMPOSITE(RK3588_MCLK_SPDIFRX0, "mclk_spdifrx0",
   2448 	    gpll_cpll_aupll_parents,
   2449 	    CLKSEL_CON(0, 152), __BITS(8,7), __BITS(6,2),
   2450 	    CLKGATE_CON(0, 63), __BIT(13),
   2451 	    0),
   2452 	RK_COMPOSITE(RK3588_MCLK_SPDIFRX1, "mclk_spdifrx1",
   2453 	    gpll_cpll_aupll_parents,
   2454 	    CLKSEL_CON(0, 152), __BITS(15,14), __BITS(13,9),
   2455 	    CLKGATE_CON(0, 63), __BIT(15),
   2456 	    0),
   2457 	RK_COMPOSITE(RK3588_MCLK_SPDIFRX2, "mclk_spdifrx2",
   2458 	    gpll_cpll_aupll_parents,
   2459 	    CLKSEL_CON(0, 153), __BITS(6,5), __BITS(4,0),
   2460 	    CLKGATE_CON(0, 64), __BIT(1),
   2461 	    0),
   2462 	RK_GATE(RK3588_CLK_HDMIHDP0, "clk_hdmihdp0", "xin24m",
   2463 	    CLKGATE_CON(0, 73), 12),
   2464 	RK_GATE(RK3588_CLK_HDMIHDP1, "clk_hdmihdp1", "xin24m",
   2465 	    CLKGATE_CON(0, 73), 13),
   2466 	RK_GATE(RK3588_PCLK_HDPTX0, "pclk_hdptx0", "pclk_top_root",
   2467 	    CLKGATE_CON(0, 72), 5),
   2468 	RK_GATE(RK3588_PCLK_HDPTX1, "pclk_hdptx1", "pclk_top_root",
   2469 	    CLKGATE_CON(0, 72), 6),
   2470 	RK_GATE(RK3588_PCLK_USBDPPHY0, "pclk_usbdpphy0", "pclk_top_root",
   2471 	    CLKGATE_CON(0, 72), 2),
   2472 	RK_GATE(RK3588_PCLK_USBDPPHY1, "pclk_usbdpphy1", "pclk_top_root",
   2473 	    CLKGATE_CON(0, 72), 4),
   2474 	RK_GATE(RK3588_HCLK_VOP, "hclk_vop", "hclk_vop_root",
   2475 	    CLKGATE_CON(0, 52), 8),
   2476 	RK_GATE(RK3588_ACLK_VOP, "aclk_vop", "aclk_vop_sub_src",
   2477 	    CLKGATE_CON(0, 52), 9),
   2478 	RK_COMPOSITE(RK3588_DCLK_VOP0_SRC, "dclk_vop0_src",
   2479 	    gpll_cpll_v0pll_aupll_parents,
   2480 	    CLKSEL_CON(0, 111), __BITS(8,7), __BITS(6,0),
   2481 	    CLKGATE_CON(0, 52), __BIT(10),
   2482 	    0),
   2483 	RK_COMPOSITE(RK3588_DCLK_VOP1_SRC, "dclk_vop1_src",
   2484 	    gpll_cpll_v0pll_aupll_parents,
   2485 	    CLKSEL_CON(0, 111), __BITS(15,14), __BITS(13,9),
   2486 	    CLKGATE_CON(0, 52), __BIT(11),
   2487 	    0),
   2488 	RK_COMPOSITE(RK3588_DCLK_VOP2_SRC, "dclk_vop2_src",
   2489 	    gpll_cpll_v0pll_aupll_parents,
   2490 	    CLKSEL_CON(0, 112), __BITS(6,5), __BITS(4,0),
   2491 	    CLKGATE_CON(0, 52), __BIT(12),
   2492 	    RK_COMPOSITE_SET_RATE_PARENT),
   2493 	RK_COMPOSITE_NODIV(RK3588_DCLK_VOP0, "dclk_vop0",
   2494 	    dclk_vop0_parents,
   2495 	    CLKSEL_CON(0, 112), __BITS(8,7),
   2496 	    CLKGATE_CON(0, 52), __BIT(13),
   2497 	    RK_COMPOSITE_SET_RATE_PARENT),
   2498 	RK_COMPOSITE_NODIV(RK3588_DCLK_VOP1, "dclk_vop1",
   2499 	    dclk_vop1_parents,
   2500 	    CLKSEL_CON(0, 112), __BITS(10,9),
   2501 	    CLKGATE_CON(0, 53), __BIT(0),
   2502 	    RK_COMPOSITE_SET_RATE_PARENT),
   2503 	RK_COMPOSITE_NODIV(RK3588_DCLK_VOP2, "dclk_vop2",
   2504 	    dclk_vop2_parents,
   2505 	    CLKSEL_CON(0, 112), __BITS(12,11),
   2506 	    CLKGATE_CON(0, 53), __BIT(1),
   2507 	    RK_COMPOSITE_SET_RATE_PARENT),
   2508 	RK_COMPOSITE(RK3588_DCLK_VOP3, "dclk_vop3",
   2509 	    gpll_cpll_v0pll_aupll_parents,
   2510 	    CLKSEL_CON(0, 113), __BITS(8,7), __BITS(6,0),
   2511 	    CLKGATE_CON(0, 53), __BIT(2),
   2512 	    0),
   2513 	RK_GATE(RK3588_PCLK_DSIHOST0, "pclk_dsihost0", "pclk_vop_root",
   2514 	    CLKGATE_CON(0, 53), 4),
   2515 	RK_GATE(RK3588_PCLK_DSIHOST1, "pclk_dsihost1", "pclk_vop_root",
   2516 	    CLKGATE_CON(0, 53), 5),
   2517 	RK_COMPOSITE(RK3588_CLK_DSIHOST0, "clk_dsihost0",
   2518 	    gpll_cpll_v0pll_spll_parents,
   2519 	    CLKSEL_CON(0, 114), __BITS(8,7), __BITS(6,0),
   2520 	    CLKGATE_CON(0, 53), __BIT(6),
   2521 	    0),
   2522 	RK_COMPOSITE(RK3588_CLK_DSIHOST1, "clk_dsihost1",
   2523 	    gpll_cpll_v0pll_spll_parents,
   2524 	    CLKSEL_CON(0, 115), __BITS(8,7), __BITS(6,0),
   2525 	    CLKGATE_CON(0, 53), __BIT(7),
   2526 	    0),
   2527 	RK_GATE(RK3588_CLK_VOP_PMU, "clk_vop_pmu", "xin24m",
   2528 	    CLKGATE_CON(0, 53), 8),
   2529 	RK_GATE(RK3588_ACLK_VOP_DOBY, "aclk_vop_doby", "aclk_vop_root",
   2530 	    CLKGATE_CON(0, 53), 10),
   2531 	RK_GATE(RK3588_CLK_USBDP_PHY0_IMMORTAL, "clk_usbdp_phy0_immortal",
   2532 	    "xin24m",
   2533 	    CLKGATE_CON(0, 2), 8),
   2534 	RK_GATE(RK3588_CLK_USBDP_PHY1_IMMORTAL, "clk_usbdp_phy1_immortal",
   2535 	    "xin24m",
   2536 	    CLKGATE_CON(0, 2), 15),
   2537 	RK_GATE(RK3588_CLK_REF_PIPE_PHY0_OSC_SRC, "clk_ref_pipe_phy0_osc_src",
   2538 	    "xin24m",
   2539 	    CLKGATE_CON(0, 77), 0),
   2540 	RK_GATE(RK3588_CLK_REF_PIPE_PHY1_OSC_SRC, "clk_ref_pipe_phy1_osc_src",
   2541 	    "xin24m",
   2542 	    CLKGATE_CON(0, 77), 1),
   2543 	RK_GATE(RK3588_CLK_REF_PIPE_PHY2_OSC_SRC, "clk_ref_pipe_phy2_osc_src",
   2544 	    "xin24m",
   2545 	    CLKGATE_CON(0, 77), 2),
   2546 	RK_COMPOSITE_NOMUX(RK3588_CLK_REF_PIPE_PHY0_PLL_SRC,
   2547 	    "clk_ref_pipe_phy0_pll_src", "ppll",
   2548 	    CLKSEL_CON(0, 176), __BITS(5,0),
   2549 	    CLKGATE_CON(0, 77), __BIT(3),
   2550 	    0),
   2551 	RK_COMPOSITE_NOMUX(RK3588_CLK_REF_PIPE_PHY1_PLL_SRC,
   2552 	    "clk_ref_pipe_phy1_pll_src", "ppll",
   2553 	    CLKSEL_CON(0, 176), __BITS(11,6),
   2554 	    CLKGATE_CON(0, 77), __BIT(4),
   2555 	    0),
   2556 	RK_COMPOSITE_NOMUX(RK3588_CLK_REF_PIPE_PHY2_PLL_SRC,
   2557 	    "clk_ref_pipe_phy2_pll_src", "ppll",
   2558 	    CLKSEL_CON(0, 177), __BITS(5,0),
   2559 	    CLKGATE_CON(0, 77), __BIT(5),
   2560 	    0),
   2561 	RK_MUX(RK3588_CLK_REF_PIPE_PHY0, "clk_ref_pipe_phy0",
   2562 	    clk_ref_pipe_phy0_parents,
   2563 	    CLKSEL_CON(0, 177), __BITS(6,6)),
   2564 	RK_MUX(RK3588_CLK_REF_PIPE_PHY1, "clk_ref_pipe_phy1",
   2565 	    clk_ref_pipe_phy1_parents,
   2566 	    CLKSEL_CON(0, 177), __BITS(7,7)),
   2567 	RK_MUX(RK3588_CLK_REF_PIPE_PHY2, "clk_ref_pipe_phy2",
   2568 	    clk_ref_pipe_phy2_parents,
   2569 	    CLKSEL_CON(0, 177), __BITS(8,8)),
   2570 	RK_COMPOSITE(RK3588_CLK_PMU1_300M_SRC, "clk_pmu1_300m_src",
   2571 	    pmu_300m_24m_parents,
   2572 	    CLKSEL_CON(PMU, 0), __BITS(15,15), __BITS(14,10),
   2573 	    CLKGATE_CON(PMU, 0), __BIT(3),
   2574 	    0),
   2575 	RK_COMPOSITE(RK3588_CLK_PMU1_400M_SRC, "clk_pmu1_400m_src",
   2576 	    pmu_400m_24m_parents,
   2577 	    CLKSEL_CON(PMU, 1), __BITS(5,5), __BITS(4,0),
   2578 	    CLKGATE_CON(PMU, 0), __BIT(4),
   2579 	    0),
   2580 	RK_COMPOSITE_NOMUX(RK3588_CLK_PMU1_50M_SRC, "clk_pmu1_50m_src",
   2581 	    "clk_pmu1_400m_src",
   2582 	    CLKSEL_CON(PMU, 0), __BITS(3,0),
   2583 	    CLKGATE_CON(PMU, 0), __BIT(0),
   2584 	    0),
   2585 	RK_COMPOSITE_NOMUX(RK3588_CLK_PMU1_100M_SRC, "clk_pmu1_100m_src",
   2586 	    "clk_pmu1_400m_src",
   2587 	    CLKSEL_CON(PMU, 0), __BITS(6,4),
   2588 	    CLKGATE_CON(PMU, 0), __BIT(1),
   2589 	    0),
   2590 	RK_COMPOSITE_NOMUX(RK3588_CLK_PMU1_200M_SRC, "clk_pmu1_200m_src",
   2591 	    "clk_pmu1_400m_src",
   2592 	    CLKSEL_CON(PMU, 0), __BITS(9,7),
   2593 	    CLKGATE_CON(PMU, 0), __BIT(2),
   2594 	    0),
   2595 	RK_COMPOSITE_NODIV(RK3588_HCLK_PMU1_ROOT, "hclk_pmu1_root",
   2596 	    hclk_pmu1_root_parents,
   2597 	    CLKSEL_CON(PMU, 1), __BITS(7,6),
   2598 	    CLKGATE_CON(PMU, 0), __BIT(5),
   2599 	    0),
   2600 	RK_COMPOSITE_NODIV(RK3588_PCLK_PMU1_ROOT, "pclk_pmu1_root",
   2601 	    pmu_100m_50m_24m_src_parents,
   2602 	    CLKSEL_CON(PMU, 1), __BITS(9,8),
   2603 	    CLKGATE_CON(PMU, 0), __BIT(7),
   2604 	    0),
   2605 	RK_GATE(RK3588_PCLK_PMU0_ROOT, "pclk_pmu0_root", "pclk_pmu1_root",
   2606 	    CLKGATE_CON(PMU, 5), 0),
   2607 	RK_COMPOSITE_NODIV(RK3588_HCLK_PMU_CM0_ROOT, "hclk_pmu_cm0_root",
   2608 	    hclk_pmu_cm0_root_parents,
   2609 	    CLKSEL_CON(PMU, 1), __BITS(11,10),
   2610 	    CLKGATE_CON(PMU, 0), __BIT(8),
   2611 	    0),
   2612 	RK_GATE(RK3588_CLK_PMU0, "clk_pmu0", "xin24m",
   2613 	    CLKGATE_CON(PMU, 5), 1),
   2614 	RK_GATE(RK3588_PCLK_PMU0, "pclk_pmu0", "pclk_pmu0_root",
   2615 	    CLKGATE_CON(PMU, 5), 2),
   2616 	RK_GATE(RK3588_PCLK_PMU0IOC, "pclk_pmu0ioc", "pclk_pmu0_root",
   2617 	    CLKGATE_CON(PMU, 5), 4),
   2618 	RK_GATE(RK3588_PCLK_GPIO0, "pclk_gpio0", "pclk_pmu0_root",
   2619 	    CLKGATE_CON(PMU, 5), 5),
   2620 	RK_COMPOSITE_NODIV(RK3588_DBCLK_GPIO0, "dbclk_gpio0",
   2621 	    mux_24m_32k_parents,
   2622 	    CLKSEL_CON(PMU, 17), __BITS(0,0),
   2623 	    CLKGATE_CON(PMU, 5), __BIT(6),
   2624 	    0),
   2625 	RK_GATE(RK3588_PCLK_I2C0, "pclk_i2c0", "pclk_pmu0_root",
   2626 	    CLKGATE_CON(PMU, 2), 1),
   2627 	RK_COMPOSITE_NODIV(RK3588_CLK_I2C0, "clk_i2c0",
   2628 	    pmu_200m_100m_parents,
   2629 	    CLKSEL_CON(PMU, 3), __BITS(6,6),
   2630 	    CLKGATE_CON(PMU, 2), __BIT(2),
   2631 	    0),
   2632 	RK_GATE(RK3588_HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_pmu1_root",
   2633 	    CLKGATE_CON(PMU, 2), 7),
   2634 	RK_COMPOSITE_NOMUX(RK3588_CLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src",
   2635 	    "cpll",
   2636 	    CLKSEL_CON(PMU, 5), __BITS(6,2),
   2637 	    CLKGATE_CON(PMU, 2), __BIT(8),
   2638 	    0),
   2639 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S1_8CH_TX_FRAC, "clk_i2s1_8ch_tx_frac",
   2640 	    "clk_i2s1_8ch_tx_src",
   2641 	    CLKGATE_CON(PMU, 2),
   2642 	    RK_COMPOSITE_SET_RATE_PARENT),
   2643 	RK_MUX(RK3588_CLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx",
   2644 	    clk_i2s1_8ch_tx_parents,
   2645 	    CLKSEL_CON(PMU, 7), __BITS(1,0)),
   2646 	RK_GATE(RK3588_MCLK_I2S1_8CH_TX, "mclk_i2s1_8ch_tx", "clk_i2s1_8ch_tx",
   2647 	    CLKGATE_CON(PMU, 2), 10),
   2648 	RK_COMPOSITE_NOMUX(RK3588_CLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src",
   2649 	    "cpll",
   2650 	    CLKSEL_CON(PMU, 7), __BITS(6,2),
   2651 	    CLKGATE_CON(PMU, 2), __BIT(11),
   2652 	    0),
   2653 	RK_COMPOSITE_FRAC(RK3588_CLK_I2S1_8CH_RX_FRAC, "clk_i2s1_8ch_rx_frac",
   2654 	    "clk_i2s1_8ch_rx_src",
   2655 	    CLKGATE_CON(PMU, 2),
   2656 	    RK_COMPOSITE_SET_RATE_PARENT),
   2657 	RK_MUX(RK3588_CLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx",
   2658 	    clk_i2s1_8ch_rx_parents,
   2659 	    CLKSEL_CON(PMU, 9), __BITS(1,0)),
   2660 	RK_GATE(RK3588_MCLK_I2S1_8CH_RX, "mclk_i2s1_8ch_rx", "clk_i2s1_8ch_rx",
   2661 	    CLKGATE_CON(PMU, 2), 13),
   2662 	RK_MUX(RK3588_I2S1_8CH_MCLKOUT, "i2s1_8ch_mclkout",
   2663 	    i2s1_8ch_mclkout_parents,
   2664 	    CLKSEL_CON(PMU, 9), __BITS(3,2)),
   2665 	RK_GATE(RK3588_PCLK_PMU1, "pclk_pmu1", "pclk_pmu0_root",
   2666 	    CLKGATE_CON(PMU, 1), 0),
   2667 	RK_GATE(RK3588_CLK_DDR_FAIL_SAFE, "clk_ddr_fail_safe", "clk_pmu0",
   2668 	    CLKGATE_CON(PMU, 1), 1),
   2669 	RK_GATE(RK3588_CLK_PMU1, "clk_pmu1", "clk_pmu0",
   2670 	    CLKGATE_CON(PMU, 1), 3),
   2671 	RK_GATE(RK3588_HCLK_PDM0, "hclk_pdm0", "hclk_pmu1_root",
   2672 	    CLKGATE_CON(PMU, 2), 14),
   2673 	RK_COMPOSITE_NODIV(RK3588_MCLK_PDM0, "mclk_pdm0",
   2674 	    mclk_pdm0_parents,
   2675 	    CLKSEL_CON(PMU, 9), __BITS(4,4),
   2676 	    CLKGATE_CON(PMU, 2), __BIT(15),
   2677 	    0),
   2678 	RK_GATE(RK3588_HCLK_VAD, "hclk_vad", "hclk_pmu1_root",
   2679 	    CLKGATE_CON(PMU, 3), 0),
   2680 	RK_GATE(RK3588_FCLK_PMU_CM0_CORE, "fclk_pmu_cm0_core",
   2681 	    "hclk_pmu_cm0_root",
   2682 	    CLKGATE_CON(PMU, 0), 13),
   2683 	RK_COMPOSITE(RK3588_CLK_PMU_CM0_RTC, "clk_pmu_cm0_rtc",
   2684 	    mux_24m_32k_parents,
   2685 	    CLKSEL_CON(PMU, 2), __BITS(5,5), __BITS(4,0),
   2686 	    CLKGATE_CON(PMU, 0), __BIT(15),
   2687 	    0),
   2688 	RK_GATE(RK3588_PCLK_PMU1_IOC, "pclk_pmu1_ioc", "pclk_pmu0_root",
   2689 	    CLKGATE_CON(PMU, 1), 5),
   2690 	RK_GATE(RK3588_PCLK_PMU1PWM, "pclk_pmu1pwm", "pclk_pmu0_root",
   2691 	    CLKGATE_CON(PMU, 1), 12),
   2692 	RK_COMPOSITE_NODIV(RK3588_CLK_PMU1PWM, "clk_pmu1pwm",
   2693 	    pmu_100m_50m_24m_src_parents,
   2694 	    CLKSEL_CON(PMU, 2), __BITS(10,9),
   2695 	    CLKGATE_CON(PMU, 1), __BIT(13),
   2696 	    0),
   2697 	RK_GATE(RK3588_CLK_PMU1PWM_CAPTURE, "clk_pmu1pwm_capture", "xin24m",
   2698 	    CLKGATE_CON(PMU, 1), 14),
   2699 	RK_GATE(RK3588_PCLK_PMU1TIMER, "pclk_pmu1timer", "pclk_pmu0_root",
   2700 	    CLKGATE_CON(PMU, 1), 8),
   2701 	RK_COMPOSITE_NODIV(RK3588_CLK_PMU1TIMER_ROOT, "clk_pmu1timer_root",
   2702 	    pmu_24m_32k_100m_src_parents,
   2703 	    CLKSEL_CON(PMU, 2), __BITS(8,7),
   2704 	    CLKGATE_CON(PMU, 1), __BIT(9),
   2705 	    0),
   2706 	RK_GATE(RK3588_CLK_PMU1TIMER0, "clk_pmu1timer0", "clk_pmu1timer_root",
   2707 	    CLKGATE_CON(PMU, 1), 10),
   2708 	RK_GATE(RK3588_CLK_PMU1TIMER1, "clk_pmu1timer1", "clk_pmu1timer_root",
   2709 	    CLKGATE_CON(PMU, 1), 11),
   2710 	RK_COMPOSITE_NOMUX(RK3588_CLK_UART0_SRC, "clk_uart0_src", "cpll",
   2711 	    CLKSEL_CON(PMU, 3), __BITS(11,7),
   2712 	    CLKGATE_CON(PMU, 2), __BIT(3),
   2713 	    0),
   2714 	RK_COMPOSITE_FRAC(RK3588_CLK_UART0_FRAC, "clk_uart0_frac",
   2715 	    "clk_uart0_src",
   2716 	    CLKGATE_CON(PMU, 2),
   2717 	    RK_COMPOSITE_SET_RATE_PARENT),
   2718 	RK_MUX(RK3588_CLK_UART0, "clk_uart0", clk_uart0_parents,
   2719 	    CLKSEL_CON(PMU, 5), __BITS(1,0)),
   2720 	RK_GATE(RK3588_SCLK_UART0, "sclk_uart0", "clk_uart0",
   2721 	    CLKGATE_CON(PMU, 2), 5),
   2722 	RK_GATE(RK3588_PCLK_UART0, "pclk_uart0", "pclk_pmu0_root",
   2723 	    CLKGATE_CON(PMU, 2), 6),
   2724 	RK_GATE(RK3588_PCLK_PMU1WDT, "pclk_pmu1wdt", "pclk_pmu0_root",
   2725 	    CLKGATE_CON(PMU, 1), 6),
   2726 	RK_COMPOSITE_NODIV(RK3588_TCLK_PMU1WDT, "tclk_pmu1wdt",
   2727 	    mux_24m_32k_parents,
   2728 	    CLKSEL_CON(PMU, 2), __BITS(6,6),
   2729 	    CLKGATE_CON(PMU, 1), __BIT(7),
   2730 	    0),
   2731 	RK_COMPOSITE(RK3588_CLK_CR_PARA, "clk_cr_para",
   2732 	    mux_24m_ppll_spll_parents,
   2733 	    CLKSEL_CON(PMU, 15), __BITS(6,5), __BITS(4,0),
   2734 	    CLKGATE_CON(PMU, 4), __BIT(11),
   2735 	    0),
   2736 	RK_COMPOSITE(RK3588_CLK_USB2PHY_HDPTXRXPHY_REF,
   2737 	    "clk_usb2phy_hdptxrxphy_ref", mux_24m_ppll_parents,
   2738 	    CLKSEL_CON(PMU, 14), __BITS(14,14), __BITS(13,9),
   2739 	    CLKGATE_CON(PMU, 4), __BIT(7),
   2740 	    0),
   2741 	RK_COMPOSITE(RK3588_CLK_USBDPPHY_MIPIDCPPHY_REF,
   2742 	    "clk_usbdpphy_mipidcpphy_ref", mux_24m_ppll_spll_parents,
   2743 	    CLKSEL_CON(PMU, 14), __BITS(8,7), __BITS(6,0),
   2744 	    CLKGATE_CON(PMU, 4), __BIT(3),
   2745 	    0),
   2746 	RK_GATE(RK3588_CLK_PHY0_REF_ALT_P, "clk_phy0_ref_alt_p", "ppll",
   2747 	    RK3588_PHYREF_ALT_GATE, 0),
   2748 	RK_GATE(RK3588_CLK_PHY0_REF_ALT_M, "clk_phy0_ref_alt_m", "ppll",
   2749 	    RK3588_PHYREF_ALT_GATE, 1),
   2750 	RK_GATE(RK3588_CLK_PHY1_REF_ALT_P, "clk_phy1_ref_alt_p", "ppll",
   2751 	    RK3588_PHYREF_ALT_GATE, 2),
   2752 	RK_GATE(RK3588_CLK_PHY1_REF_ALT_M, "clk_phy1_ref_alt_m", "ppll",
   2753 	    RK3588_PHYREF_ALT_GATE, 3),
   2754 	RK_GATE(RK3588_HCLK_SPDIFRX0, "hclk_spdifrx0", "hclk_vo1",
   2755 	    CLKGATE_CON(0, 63), 12),
   2756 	RK_GATE(RK3588_HCLK_SPDIFRX1, "hclk_spdifrx1", "hclk_vo1",
   2757 	    CLKGATE_CON(0, 63), 14),
   2758 	RK_GATE(RK3588_HCLK_SPDIFRX2, "hclk_spdifrx2", "hclk_vo1",
   2759 	    CLKGATE_CON(0, 64), 0),
   2760 	RK_GATE(RK3588_HCLK_SPDIF4, "hclk_spdif4", "hclk_vo1",
   2761 	    CLKGATE_CON(0, 63), 8),
   2762 	RK_GATE(RK3588_HCLK_SPDIF3, "hclk_spdif3", "hclk_vo1",
   2763 	    CLKGATE_CON(0, 63), 4),
   2764 	RK_GATE(RK3588_HCLK_I2S6_8CH, "hclk_i2s6_8ch", "hclk_vo1",
   2765 	    CLKGATE_CON(0, 63), 3),
   2766 	RK_GATE(RK3588_HCLK_I2S5_8CH, "hclk_i2s5_8ch", "hclk_vo1",
   2767 	    CLKGATE_CON(0, 62), 12),
   2768 	RK_GATE(RK3588_HCLK_I2S9_8CH, "hclk_i2s9_8ch", "hclk_vo1",
   2769 	    CLKGATE_CON(0, 65), 0),
   2770 	RK_GATE(RK3588_HCLK_I2S7_8CH, "hclk_i2s7_8ch", "hclk_vo1",
   2771 	    CLKGATE_CON(0, 60), 0),
   2772 	RK_GATE(RK3588_HCLK_I2S10_8CH, "hclk_i2s10_8ch", "hclk_vo1",
   2773 	    CLKGATE_CON(0, 65), 4),
   2774 	RK_GATE(RK3588_ACLK_HDCP1, "aclk_hdcp1", "aclk_hdcp1_pre",
   2775 	    CLKGATE_CON(0, 60), 5),
   2776 	RK_GATE(RK3588_HCLK_HDCP1, "hclk_hdcp1", "hclk_vo1",
   2777 	    CLKGATE_CON(0, 60), 6),
   2778 	RK_GATE(RK3588_HCLK_SPDIF5_DP1, "hclk_spdif5_dp1", "hclk_vo0",
   2779 	    CLKGATE_CON(0, 57), 7),
   2780 	RK_GATE(RK3588_HCLK_SPDIF2_DP0, "hclk_spdif2_dp0", "hclk_vo0",
   2781 	    CLKGATE_CON(0, 57), 2),
   2782 	RK_GATE(RK3588_HCLK_I2S8_8CH, "hclk_i2s8_8ch", "hclk_vo0",
   2783 	    CLKGATE_CON(0, 56), 14),
   2784 	RK_GATE(RK3588_HCLK_I2S4_8CH, "hclk_i2s4_8ch", "hclk_vo0",
   2785 	    CLKGATE_CON(0, 56), 10),
   2786 	RK_GATE(RK3588_ACLK_HDCP0, "aclk_hdcp0", "aclk_hdcp0_pre",
   2787 	    CLKGATE_CON(0, 55), 12),
   2788 	RK_GATE(RK3588_HCLK_HDCP0, "hclk_hdcp0", "hclk_vo0",
   2789 	    CLKGATE_CON(0, 55), 13),
   2790 	RK_GATE(RK3588_HCLK_RKVENC1, "hclk_rkvenc1", "hclk_rkvenc1_pre",
   2791 	    CLKGATE_CON(0, 48), 4),
   2792 	RK_GATE(RK3588_ACLK_RKVENC1, "aclk_rkvenc1", "aclk_rkvenc1_pre",
   2793 	    CLKGATE_CON(0, 48), 5),
   2794 	RK_GATE(RK3588_ACLK_VPU, "aclk_vpu", "aclk_vdpu_low_pre",
   2795 	    CLKGATE_CON(0, 44), 8),
   2796 	RK_GATE(RK3588_ACLK_IEP2P0, "aclk_iep2p0", "aclk_vdpu_low_pre",
   2797 	    CLKGATE_CON(0, 45), 5),
   2798 	RK_GATE(RK3588_ACLK_JPEG_ENCODER0, "aclk_jpeg_encoder0",
   2799 	    "aclk_vdpu_low_pre",
   2800 	    CLKGATE_CON(0, 44), 10),
   2801 	RK_GATE(RK3588_ACLK_JPEG_ENCODER1, "aclk_jpeg_encoder1",
   2802 	    "aclk_vdpu_low_pre",
   2803 	    CLKGATE_CON(0, 44), 12),
   2804 	RK_GATE(RK3588_ACLK_JPEG_ENCODER2, "aclk_jpeg_encoder2",
   2805 	    "aclk_vdpu_low_pre",
   2806 	    CLKGATE_CON(0, 44), 14),
   2807 	RK_GATE(RK3588_ACLK_JPEG_ENCODER3, "aclk_jpeg_encoder3",
   2808 	    "aclk_vdpu_low_pre",
   2809 	    CLKGATE_CON(0, 45), 0),
   2810 	RK_GATE(RK3588_ACLK_JPEG_DECODER, "aclk_jpeg_decoder",
   2811 	    "aclk_jpeg_decoder_pre",
   2812 	    CLKGATE_CON(0, 45), 2),
   2813 	RK_GATE(RK3588_ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb",
   2814 	    CLKGATE_CON(0, 42), 7),
   2815 	RK_GATE(RK3588_HCLK_HOST0, "hclk_host0", "hclk_usb",
   2816 	    CLKGATE_CON(0, 42), 10),
   2817 	RK_GATE(RK3588_HCLK_HOST_ARB0, "hclk_host_arb0", "hclk_usb",
   2818 	    CLKGATE_CON(0, 42), 11),
   2819 	RK_GATE(RK3588_HCLK_HOST1, "hclk_host1", "hclk_usb",
   2820 	    CLKGATE_CON(0, 42), 12),
   2821 	RK_GATE(RK3588_HCLK_HOST_ARB1, "hclk_host_arb1", "hclk_usb",
   2822 	    CLKGATE_CON(0, 42), 13),
   2823 	RK_GATE(RK3588_ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb",
   2824 	    CLKGATE_CON(0, 42), 4),
   2825 	RK_GATE(RK3588_HCLK_SDIO, "hclk_sdio", "hclk_sdio_pre",
   2826 	    CLKGATE_CON(0, 75), 2),
   2827 	RK_GATE(RK3588_HCLK_RKVDEC1, "hclk_rkvdec1", "hclk_rkvdec1_pre",
   2828 	    CLKGATE_CON(0, 41), 2),
   2829 	RK_GATE(RK3588_ACLK_RKVDEC1, "aclk_rkvdec1", "aclk_rkvdec1_pre",
   2830 	    CLKGATE_CON(0, 41), 3),
   2831 	RK_GATE(RK3588_HCLK_RKVDEC0, "hclk_rkvdec0", "hclk_rkvdec0_pre",
   2832 	    CLKGATE_CON(0, 40), 3),
   2833 	RK_GATE(RK3588_ACLK_RKVDEC0, "aclk_rkvdec0", "aclk_rkvdec0_pre",
   2834 	    CLKGATE_CON(0, 40), 4),
   2835 	RK_GATE(RK3588_CLK_PCIE4L_PIPE, "clk_pcie4l_pipe",
   2836 	    "clk_pipe30phy_pipe0_i",
   2837 	    CLKGATE_CON(0, 39), 0),
   2838 	RK_GATE(RK3588_CLK_PCIE2L_PIPE, "clk_pcie2l_pipe",
   2839 	    "clk_pipe30phy_pipe2_i",
   2840 	    CLKGATE_CON(0, 39), 1),
   2841 	RK_GATE(RK3588_CLK_PIPEPHY0_PIPE_G, "clk_pipephy0_pipe_g",
   2842 	    "clk_pipephy0_pipe_i",
   2843 	    CLKGATE_CON(0, 38), 3),
   2844 	RK_GATE(RK3588_CLK_PIPEPHY1_PIPE_G, "clk_pipephy1_pipe_g",
   2845 	    "clk_pipephy1_pipe_i",
   2846 	    CLKGATE_CON(0, 38), 4),
   2847 	RK_GATE(RK3588_CLK_PIPEPHY2_PIPE_G, "clk_pipephy2_pipe_g",
   2848 	    "clk_pipephy2_pipe_i",
   2849 	    CLKGATE_CON(0, 38), 5),
   2850 	RK_GATE(RK3588_CLK_PIPEPHY0_PIPE_ASIC_G, "clk_pipephy0_pipe_asic_g",
   2851 	    "clk_pipephy0_pipe_i",
   2852 	    CLKGATE_CON(0, 38), 6),
   2853 	RK_GATE(RK3588_CLK_PIPEPHY1_PIPE_ASIC_G, "clk_pipephy1_pipe_asic_g",
   2854 	    "clk_pipephy1_pipe_i",
   2855 	    CLKGATE_CON(0, 38), 7),
   2856 	RK_GATE(RK3588_CLK_PIPEPHY2_PIPE_ASIC_G, "clk_pipephy2_pipe_asic_g",
   2857 	    "clk_pipephy2_pipe_i",
   2858 	    CLKGATE_CON(0, 38), 8),
   2859 	RK_GATE(RK3588_CLK_PIPEPHY2_PIPE_U3_G, "clk_pipephy2_pipe_u3_g",
   2860 	    "clk_pipephy2_pipe_i",
   2861 	    CLKGATE_CON(0, 38), 9),
   2862 	RK_GATE(RK3588_CLK_PCIE1L2_PIPE, "clk_pcie1l2_pipe",
   2863 	    "clk_pipephy0_pipe_g",
   2864 	    CLKGATE_CON(0, 38), 13),
   2865 	RK_GATE(RK3588_CLK_PCIE1L0_PIPE, "clk_pcie1l0_pipe",
   2866 	    "clk_pipephy1_pipe_g",
   2867 	    CLKGATE_CON(0, 38), 14),
   2868 	RK_GATE(RK3588_CLK_PCIE1L1_PIPE, "clk_pcie1l1_pipe",
   2869 	    "clk_pipephy2_pipe_g",
   2870 	    CLKGATE_CON(0, 38), 15),
   2871 	RK_GATE(RK3588_HCLK_SFC, "hclk_sfc", "hclk_nvm",
   2872 	    CLKGATE_CON(0, 31), 10),
   2873 	RK_GATE(RK3588_HCLK_SFC_XIP, "hclk_sfc_xip", "hclk_nvm",
   2874 	    CLKGATE_CON(0, 31), 11),
   2875 	RK_GATE(RK3588_HCLK_EMMC, "hclk_emmc", "hclk_nvm",
   2876 	    CLKGATE_CON(0, 31), 4),
   2877 	RK_GATE(RK3588_ACLK_ISP1, "aclk_isp1", "aclk_isp1_pre",
   2878 	    CLKGATE_CON(0, 26), 5),
   2879 	RK_GATE(RK3588_HCLK_ISP1, "hclk_isp1", "hclk_isp1_pre",
   2880 	    CLKGATE_CON(0, 26), 7),
   2881 	RK_GATE(RK3588_PCLK_AV1, "pclk_av1", "pclk_av1_pre",
   2882 	    CLKGATE_CON(0, 68), 5),
   2883 	RK_GATE(RK3588_ACLK_AV1, "aclk_av1", "aclk_av1_pre",
   2884 	    CLKGATE_CON(0, 68), 2),
   2885 
   2886 #if 0
   2887 	notyet
   2888 #define RK3588_SDIO_CON0		0x0c24
   2889 #define RK3588_SDIO_CON1		0x0c28
   2890 #define RK3588_SDMMC_CON0		0x0c30
   2891 #define RK3588_SDMMC_CON1		0x0c34
   2892 	SCLK_SDIO_DRV, "sdio_drv","cclk_src_sdio", RK3588_SDIO_CON0
   2893 	SCLK_SDIO_SAMPLE, "sdio_sample", "cclk_src_sdio", RK3588_SDIO_CON1
   2894 	SCLK_SDMMC_DRV, "sdmmc_drv", "scmi_cclk_sd", RK3588_SDMMC_CON0
   2895 	SCLK_SDMMC_SAMPLE, "sdmmc_sample", "scmi_cclk_sd", RK3588_SDMMC_CON1
   2896 #endif
   2897 
   2898 };
   2899 
   2900 static void
   2901 rk3588_cru_init(struct rk_cru_softc *sc)
   2902 {
   2903 }
   2904 
   2905 static int
   2906 rk3588_cru_match(device_t parent, cfdata_t cf, void *aux)
   2907 {
   2908 	struct fdt_attach_args * const faa = aux;
   2909 	return of_compatible_match(faa->faa_phandle, compat_data);
   2910 }
   2911 
   2912 static void
   2913 rk3588_cru_attach(device_t parent, device_t self, void *aux)
   2914 {
   2915 	struct rk_cru_softc * const sc = device_private(self);
   2916 	struct fdt_attach_args * const faa = aux;
   2917 
   2918 	sc->sc_dev = self;
   2919 	sc->sc_phandle = faa->faa_phandle;
   2920 	sc->sc_bst = faa->faa_bst;
   2921 	sc->sc_clks = rk3588_cru_clks;
   2922 	sc->sc_nclks = __arraycount(rk3588_cru_clks);
   2923 
   2924 	sc->sc_grf_soc_status = 0x0480;	/* XXX */
   2925 	sc->sc_softrst_base = SOFTRST_CON(0, 0);	/* XXX */
   2926 
   2927 	if (rk_cru_attach(sc) != 0)
   2928 		return;
   2929 
   2930 	aprint_naive("\n");
   2931 	aprint_normal(": RK3588 CRU\n");
   2932 
   2933 	rk3588_cru_init(sc);
   2934 
   2935 	rk_cru_print(sc);
   2936 }
   2937