rk_cru.h revision 1.3 1 1.3 jmcneill /* $NetBSD: rk_cru.h,v 1.3 2018/08/12 16:48:05 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #ifndef _ARM_RK_CRU_H
30 1.1 jmcneill #define _ARM_RK_CRU_H
31 1.1 jmcneill
32 1.1 jmcneill #include <dev/clk/clk_backend.h>
33 1.2 jmcneill #include <dev/fdt/syscon.h>
34 1.1 jmcneill
35 1.1 jmcneill struct rk_cru_softc;
36 1.1 jmcneill struct rk_cru_clk;
37 1.1 jmcneill
38 1.1 jmcneill /*
39 1.1 jmcneill * Clocks
40 1.1 jmcneill */
41 1.1 jmcneill
42 1.1 jmcneill enum rk_cru_clktype {
43 1.1 jmcneill RK_CRU_UNKNOWN,
44 1.1 jmcneill RK_CRU_PLL,
45 1.1 jmcneill RK_CRU_ARM,
46 1.1 jmcneill RK_CRU_COMPOSITE,
47 1.1 jmcneill RK_CRU_GATE,
48 1.1 jmcneill RK_CRU_MUX,
49 1.1 jmcneill };
50 1.1 jmcneill
51 1.1 jmcneill /* PLL clocks */
52 1.1 jmcneill
53 1.1 jmcneill struct rk_cru_pll_rate {
54 1.1 jmcneill u_int rate;
55 1.1 jmcneill u_int refdiv;
56 1.1 jmcneill u_int fbdiv;
57 1.1 jmcneill u_int postdiv1;
58 1.1 jmcneill u_int postdiv2;
59 1.1 jmcneill u_int dsmpd;
60 1.1 jmcneill u_int fracdiv;
61 1.1 jmcneill };
62 1.1 jmcneill
63 1.1 jmcneill #define RK_PLL_RATE(_rate, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _fracdiv) \
64 1.1 jmcneill { \
65 1.1 jmcneill .rate = (_rate), \
66 1.1 jmcneill .refdiv = (_refdiv), \
67 1.1 jmcneill .fbdiv = (_fbdiv), \
68 1.1 jmcneill .postdiv1 = (_postdiv1), \
69 1.1 jmcneill .postdiv2 = (_postdiv2), \
70 1.1 jmcneill .dsmpd = (_dsmpd), \
71 1.1 jmcneill .fracdiv = (_fracdiv), \
72 1.1 jmcneill }
73 1.1 jmcneill
74 1.1 jmcneill struct rk_cru_pll {
75 1.1 jmcneill bus_size_t con_base;
76 1.1 jmcneill bus_size_t mode_reg;
77 1.1 jmcneill uint32_t mode_mask;
78 1.1 jmcneill uint32_t lock_mask;
79 1.1 jmcneill const struct rk_cru_pll_rate *rates;
80 1.1 jmcneill u_int nrates;
81 1.3 jmcneill const char **parents;
82 1.3 jmcneill u_int nparents;
83 1.1 jmcneill };
84 1.1 jmcneill
85 1.1 jmcneill u_int rk_cru_pll_get_rate(struct rk_cru_softc *, struct rk_cru_clk *);
86 1.1 jmcneill int rk_cru_pll_set_rate(struct rk_cru_softc *, struct rk_cru_clk *, u_int);
87 1.1 jmcneill const char *rk_cru_pll_get_parent(struct rk_cru_softc *, struct rk_cru_clk *);
88 1.1 jmcneill
89 1.3 jmcneill #define RK_PLL(_id, _name, _parents, _con_base, _mode_reg, _mode_mask, _lock_mask, _rates) \
90 1.1 jmcneill { \
91 1.1 jmcneill .id = (_id), \
92 1.1 jmcneill .type = RK_CRU_PLL, \
93 1.1 jmcneill .base.name = (_name), \
94 1.1 jmcneill .base.flags = 0, \
95 1.3 jmcneill .u.pll.parents = (_parents), \
96 1.3 jmcneill .u.pll.nparents = __arraycount(_parents), \
97 1.1 jmcneill .u.pll.con_base = (_con_base), \
98 1.1 jmcneill .u.pll.mode_reg = (_mode_reg), \
99 1.1 jmcneill .u.pll.mode_mask = (_mode_mask), \
100 1.1 jmcneill .u.pll.lock_mask = (_lock_mask), \
101 1.1 jmcneill .u.pll.rates = (_rates), \
102 1.1 jmcneill .u.pll.nrates = __arraycount(_rates), \
103 1.1 jmcneill .get_rate = rk_cru_pll_get_rate, \
104 1.1 jmcneill .set_rate = rk_cru_pll_set_rate, \
105 1.1 jmcneill .get_parent = rk_cru_pll_get_parent, \
106 1.1 jmcneill }
107 1.1 jmcneill
108 1.1 jmcneill /* ARM clocks */
109 1.1 jmcneill
110 1.1 jmcneill struct rk_cru_arm_rate {
111 1.1 jmcneill u_int rate;
112 1.1 jmcneill u_int div;
113 1.1 jmcneill };
114 1.1 jmcneill
115 1.1 jmcneill #define RK_ARM_RATE(_rate, _div) \
116 1.1 jmcneill { \
117 1.1 jmcneill .rate = (_rate), \
118 1.1 jmcneill .div = (_div), \
119 1.1 jmcneill }
120 1.1 jmcneill
121 1.1 jmcneill struct rk_cru_arm {
122 1.1 jmcneill bus_size_t reg;
123 1.1 jmcneill uint32_t mux_mask;
124 1.1 jmcneill u_int mux_main;
125 1.1 jmcneill u_int mux_alt;
126 1.1 jmcneill uint32_t div_mask;
127 1.1 jmcneill const char **parents;
128 1.1 jmcneill u_int nparents;
129 1.1 jmcneill const struct rk_cru_arm_rate *rates;
130 1.1 jmcneill u_int nrates;
131 1.1 jmcneill };
132 1.1 jmcneill
133 1.1 jmcneill u_int rk_cru_arm_get_rate(struct rk_cru_softc *, struct rk_cru_clk *);
134 1.1 jmcneill int rk_cru_arm_set_rate(struct rk_cru_softc *, struct rk_cru_clk *, u_int);
135 1.1 jmcneill const char *rk_cru_arm_get_parent(struct rk_cru_softc *, struct rk_cru_clk *);
136 1.1 jmcneill int rk_cru_arm_set_parent(struct rk_cru_softc *, struct rk_cru_clk *, const char *);
137 1.1 jmcneill
138 1.1 jmcneill #define RK_ARM(_id, _name, _parents, _reg, _mux_mask, _mux_main, _mux_alt, _div_mask, _rates) \
139 1.1 jmcneill { \
140 1.1 jmcneill .id = (_id), \
141 1.1 jmcneill .type = RK_CRU_ARM, \
142 1.1 jmcneill .base.name = (_name), \
143 1.1 jmcneill .base.flags = 0, \
144 1.1 jmcneill .u.arm.parents = (_parents), \
145 1.1 jmcneill .u.arm.nparents = __arraycount(_parents), \
146 1.1 jmcneill .u.arm.reg = (_reg), \
147 1.1 jmcneill .u.arm.mux_mask = (_mux_mask), \
148 1.1 jmcneill .u.arm.mux_main = (_mux_main), \
149 1.1 jmcneill .u.arm.mux_alt = (_mux_alt), \
150 1.1 jmcneill .u.arm.div_mask = (_div_mask), \
151 1.1 jmcneill .u.arm.rates = (_rates), \
152 1.1 jmcneill .u.arm.nrates = __arraycount(_rates), \
153 1.1 jmcneill .get_rate = rk_cru_arm_get_rate, \
154 1.1 jmcneill .set_rate = rk_cru_arm_set_rate, \
155 1.1 jmcneill .get_parent = rk_cru_arm_get_parent, \
156 1.1 jmcneill .set_parent = rk_cru_arm_set_parent, \
157 1.1 jmcneill }
158 1.1 jmcneill
159 1.1 jmcneill /* Composite clocks */
160 1.1 jmcneill
161 1.1 jmcneill struct rk_cru_composite {
162 1.1 jmcneill bus_size_t muxdiv_reg;
163 1.1 jmcneill uint32_t mux_mask;
164 1.1 jmcneill uint32_t div_mask;
165 1.1 jmcneill bus_size_t gate_reg;
166 1.1 jmcneill uint32_t gate_mask;
167 1.1 jmcneill const char **parents;
168 1.1 jmcneill u_int nparents;
169 1.1 jmcneill u_int flags;
170 1.1 jmcneill #define RK_COMPOSITE_ROUND_DOWN 0x01
171 1.1 jmcneill };
172 1.1 jmcneill
173 1.1 jmcneill int rk_cru_composite_enable(struct rk_cru_softc *, struct rk_cru_clk *, int);
174 1.1 jmcneill u_int rk_cru_composite_get_rate(struct rk_cru_softc *, struct rk_cru_clk *);
175 1.1 jmcneill int rk_cru_composite_set_rate(struct rk_cru_softc *, struct rk_cru_clk *, u_int);
176 1.1 jmcneill const char *rk_cru_composite_get_parent(struct rk_cru_softc *, struct rk_cru_clk *);
177 1.1 jmcneill int rk_cru_composite_set_parent(struct rk_cru_softc *, struct rk_cru_clk *, const char *);
178 1.1 jmcneill
179 1.1 jmcneill #define RK_COMPOSITE(_id, _name, _parents, _muxdiv_reg, _mux_mask, _div_mask, _gate_reg, _gate_mask, _flags) \
180 1.1 jmcneill { \
181 1.1 jmcneill .id = (_id), \
182 1.1 jmcneill .type = RK_CRU_COMPOSITE, \
183 1.1 jmcneill .base.name = (_name), \
184 1.1 jmcneill .base.flags = 0, \
185 1.1 jmcneill .u.composite.parents = (_parents), \
186 1.1 jmcneill .u.composite.nparents = __arraycount(_parents), \
187 1.1 jmcneill .u.composite.muxdiv_reg = (_muxdiv_reg), \
188 1.1 jmcneill .u.composite.mux_mask = (_mux_mask), \
189 1.1 jmcneill .u.composite.div_mask = (_div_mask), \
190 1.1 jmcneill .u.composite.gate_reg = (_gate_reg), \
191 1.1 jmcneill .u.composite.gate_mask = (_gate_mask), \
192 1.1 jmcneill .u.composite.flags = (_flags), \
193 1.1 jmcneill .enable = rk_cru_composite_enable, \
194 1.1 jmcneill .get_rate = rk_cru_composite_get_rate, \
195 1.1 jmcneill .set_rate = rk_cru_composite_set_rate, \
196 1.1 jmcneill .get_parent = rk_cru_composite_get_parent, \
197 1.1 jmcneill .set_parent = rk_cru_composite_set_parent, \
198 1.1 jmcneill }
199 1.1 jmcneill
200 1.3 jmcneill #define RK_COMPOSITE_NOMUX(_id, _name, _parent, _div_reg, _div_mask, _gate_reg, _gate_mask, _flags) \
201 1.3 jmcneill RK_COMPOSITE(_id, _name, (const char *[]){ _parent }, _div_reg, 0, _div_mask, _gate_reg, _gate_mask, _flags)
202 1.3 jmcneill
203 1.3 jmcneill #define RK_COMPOSITE_NOGATE(_id, _name, _parents, _muxdiv_reg, _mux_mask, _div_mask, _flags) \
204 1.3 jmcneill RK_COMPOSITE(_id, _name, _parents, _muxdiv_reg, _mux_mask, _div_mask, 0, 0, _flags)
205 1.3 jmcneill
206 1.3 jmcneill #define RK_DIV(_id, _name, _parent, _div_reg, _div_mask, _flags) \
207 1.3 jmcneill RK_COMPOSITE(_id, _name, (const char *[]){ _parent }, _div_reg, 0, _div_mask, 0, 0, _flags)
208 1.3 jmcneill
209 1.1 jmcneill /* Gate clocks */
210 1.1 jmcneill
211 1.1 jmcneill struct rk_cru_gate {
212 1.1 jmcneill bus_size_t reg;
213 1.1 jmcneill uint32_t mask;
214 1.1 jmcneill const char *parent;
215 1.1 jmcneill };
216 1.1 jmcneill
217 1.1 jmcneill int rk_cru_gate_enable(struct rk_cru_softc *,
218 1.1 jmcneill struct rk_cru_clk *, int);
219 1.1 jmcneill const char *rk_cru_gate_get_parent(struct rk_cru_softc *,
220 1.1 jmcneill struct rk_cru_clk *);
221 1.1 jmcneill
222 1.1 jmcneill #define RK_GATE(_id, _name, _pname, _reg, _bit) \
223 1.1 jmcneill { \
224 1.1 jmcneill .id = (_id), \
225 1.1 jmcneill .type = RK_CRU_GATE, \
226 1.1 jmcneill .base.name = (_name), \
227 1.1 jmcneill .base.flags = CLK_SET_RATE_PARENT, \
228 1.1 jmcneill .u.gate.parent = (_pname), \
229 1.1 jmcneill .u.gate.reg = (_reg), \
230 1.1 jmcneill .u.gate.mask = __BIT(_bit), \
231 1.1 jmcneill .enable = rk_cru_gate_enable, \
232 1.1 jmcneill .get_parent = rk_cru_gate_get_parent, \
233 1.1 jmcneill }
234 1.1 jmcneill
235 1.1 jmcneill /* Mux clocks */
236 1.1 jmcneill
237 1.1 jmcneill struct rk_cru_mux {
238 1.1 jmcneill bus_size_t reg;
239 1.1 jmcneill uint32_t mask;
240 1.1 jmcneill const char **parents;
241 1.1 jmcneill u_int nparents;
242 1.1 jmcneill u_int flags;
243 1.1 jmcneill #define RK_MUX_GRF 0x01
244 1.1 jmcneill };
245 1.1 jmcneill
246 1.1 jmcneill const char *rk_cru_mux_get_parent(struct rk_cru_softc *, struct rk_cru_clk *);
247 1.1 jmcneill int rk_cru_mux_set_parent(struct rk_cru_softc *, struct rk_cru_clk *, const char *);
248 1.1 jmcneill
249 1.1 jmcneill #define RK_MUX_FLAGS(_id, _name, _parents, _reg, _mask, _flags) \
250 1.1 jmcneill { \
251 1.1 jmcneill .id = (_id), \
252 1.1 jmcneill .type = RK_CRU_MUX, \
253 1.1 jmcneill .base.name = (_name), \
254 1.1 jmcneill .base.flags = CLK_SET_RATE_PARENT, \
255 1.1 jmcneill .u.mux.parents = (_parents), \
256 1.1 jmcneill .u.mux.nparents = __arraycount(_parents), \
257 1.1 jmcneill .u.mux.reg = (_reg), \
258 1.1 jmcneill .u.mux.mask = (_mask), \
259 1.1 jmcneill .u.mux.flags = (_flags), \
260 1.1 jmcneill .set_parent = rk_cru_mux_set_parent, \
261 1.1 jmcneill .get_parent = rk_cru_mux_get_parent, \
262 1.1 jmcneill }
263 1.1 jmcneill #define RK_MUX(_id, _name, _parents, _reg, _mask) \
264 1.1 jmcneill RK_MUX_FLAGS(_id, _name, _parents, _reg, _mask, 0)
265 1.1 jmcneill #define RK_MUXGRF(_id, _name, _parents, _reg, _mask) \
266 1.1 jmcneill RK_MUX_FLAGS(_id, _name, _parents, _reg, _mask, RK_MUX_GRF)
267 1.1 jmcneill
268 1.1 jmcneill /*
269 1.1 jmcneill * Rockchip clock definition
270 1.1 jmcneill */
271 1.1 jmcneill
272 1.1 jmcneill struct rk_cru_clk {
273 1.1 jmcneill struct clk base;
274 1.1 jmcneill u_int id;
275 1.1 jmcneill enum rk_cru_clktype type;
276 1.1 jmcneill union {
277 1.1 jmcneill struct rk_cru_pll pll;
278 1.1 jmcneill struct rk_cru_arm arm;
279 1.1 jmcneill struct rk_cru_composite composite;
280 1.1 jmcneill struct rk_cru_gate gate;
281 1.1 jmcneill struct rk_cru_mux mux;
282 1.1 jmcneill } u;
283 1.1 jmcneill
284 1.1 jmcneill int (*enable)(struct rk_cru_softc *,
285 1.1 jmcneill struct rk_cru_clk *, int);
286 1.1 jmcneill u_int (*get_rate)(struct rk_cru_softc *,
287 1.1 jmcneill struct rk_cru_clk *);
288 1.1 jmcneill int (*set_rate)(struct rk_cru_softc *,
289 1.1 jmcneill struct rk_cru_clk *, u_int);
290 1.1 jmcneill u_int (*round_rate)(struct rk_cru_softc *,
291 1.1 jmcneill struct rk_cru_clk *, u_int);
292 1.1 jmcneill const char * (*get_parent)(struct rk_cru_softc *,
293 1.1 jmcneill struct rk_cru_clk *);
294 1.1 jmcneill int (*set_parent)(struct rk_cru_softc *,
295 1.1 jmcneill struct rk_cru_clk *,
296 1.1 jmcneill const char *);
297 1.1 jmcneill };
298 1.1 jmcneill
299 1.1 jmcneill /*
300 1.1 jmcneill * Driver state
301 1.1 jmcneill */
302 1.1 jmcneill
303 1.1 jmcneill struct rk_cru_softc {
304 1.1 jmcneill device_t sc_dev;
305 1.1 jmcneill int sc_phandle;
306 1.1 jmcneill bus_space_tag_t sc_bst;
307 1.1 jmcneill bus_space_handle_t sc_bsh;
308 1.2 jmcneill struct syscon *sc_grf;
309 1.1 jmcneill
310 1.1 jmcneill struct clk_domain sc_clkdom;
311 1.1 jmcneill
312 1.1 jmcneill struct rk_cru_clk *sc_clks;
313 1.1 jmcneill u_int sc_nclks;
314 1.3 jmcneill
315 1.3 jmcneill bus_size_t sc_softrst_base;
316 1.1 jmcneill };
317 1.1 jmcneill
318 1.1 jmcneill int rk_cru_attach(struct rk_cru_softc *);
319 1.1 jmcneill struct rk_cru_clk *rk_cru_clock_find(struct rk_cru_softc *,
320 1.1 jmcneill const char *);
321 1.1 jmcneill void rk_cru_print(struct rk_cru_softc *);
322 1.1 jmcneill
323 1.1 jmcneill #define CRU_READ(sc, reg) \
324 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
325 1.1 jmcneill #define CRU_WRITE(sc, reg, val) \
326 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
327 1.1 jmcneill
328 1.2 jmcneill #define HAS_GRF(sc) ((sc)->sc_grf != NULL)
329 1.1 jmcneill
330 1.1 jmcneill #endif /* _ARM_RK_CRU_H */
331