rk_cru.h revision 1.5 1 1.5 tnn /* $NetBSD: rk_cru.h,v 1.5 2019/10/19 12:55:21 tnn Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #ifndef _ARM_RK_CRU_H
30 1.1 jmcneill #define _ARM_RK_CRU_H
31 1.1 jmcneill
32 1.1 jmcneill #include <dev/clk/clk_backend.h>
33 1.2 jmcneill #include <dev/fdt/syscon.h>
34 1.1 jmcneill
35 1.1 jmcneill struct rk_cru_softc;
36 1.1 jmcneill struct rk_cru_clk;
37 1.1 jmcneill
38 1.1 jmcneill /*
39 1.1 jmcneill * Clocks
40 1.1 jmcneill */
41 1.1 jmcneill
42 1.1 jmcneill enum rk_cru_clktype {
43 1.1 jmcneill RK_CRU_UNKNOWN,
44 1.1 jmcneill RK_CRU_PLL,
45 1.1 jmcneill RK_CRU_ARM,
46 1.1 jmcneill RK_CRU_COMPOSITE,
47 1.1 jmcneill RK_CRU_GATE,
48 1.1 jmcneill RK_CRU_MUX,
49 1.1 jmcneill };
50 1.1 jmcneill
51 1.1 jmcneill /* PLL clocks */
52 1.1 jmcneill
53 1.1 jmcneill struct rk_cru_pll_rate {
54 1.1 jmcneill u_int rate;
55 1.1 jmcneill u_int refdiv;
56 1.1 jmcneill u_int fbdiv;
57 1.1 jmcneill u_int postdiv1;
58 1.1 jmcneill u_int postdiv2;
59 1.1 jmcneill u_int dsmpd;
60 1.1 jmcneill u_int fracdiv;
61 1.1 jmcneill };
62 1.1 jmcneill
63 1.1 jmcneill #define RK_PLL_RATE(_rate, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _fracdiv) \
64 1.1 jmcneill { \
65 1.1 jmcneill .rate = (_rate), \
66 1.1 jmcneill .refdiv = (_refdiv), \
67 1.1 jmcneill .fbdiv = (_fbdiv), \
68 1.1 jmcneill .postdiv1 = (_postdiv1), \
69 1.1 jmcneill .postdiv2 = (_postdiv2), \
70 1.1 jmcneill .dsmpd = (_dsmpd), \
71 1.1 jmcneill .fracdiv = (_fracdiv), \
72 1.1 jmcneill }
73 1.1 jmcneill
74 1.1 jmcneill struct rk_cru_pll {
75 1.1 jmcneill bus_size_t con_base;
76 1.1 jmcneill bus_size_t mode_reg;
77 1.1 jmcneill uint32_t mode_mask;
78 1.1 jmcneill uint32_t lock_mask;
79 1.1 jmcneill const struct rk_cru_pll_rate *rates;
80 1.1 jmcneill u_int nrates;
81 1.3 jmcneill const char **parents;
82 1.3 jmcneill u_int nparents;
83 1.1 jmcneill };
84 1.1 jmcneill
85 1.1 jmcneill u_int rk_cru_pll_get_rate(struct rk_cru_softc *, struct rk_cru_clk *);
86 1.1 jmcneill int rk_cru_pll_set_rate(struct rk_cru_softc *, struct rk_cru_clk *, u_int);
87 1.1 jmcneill const char *rk_cru_pll_get_parent(struct rk_cru_softc *, struct rk_cru_clk *);
88 1.1 jmcneill
89 1.3 jmcneill #define RK_PLL(_id, _name, _parents, _con_base, _mode_reg, _mode_mask, _lock_mask, _rates) \
90 1.1 jmcneill { \
91 1.1 jmcneill .id = (_id), \
92 1.1 jmcneill .type = RK_CRU_PLL, \
93 1.1 jmcneill .base.name = (_name), \
94 1.1 jmcneill .base.flags = 0, \
95 1.3 jmcneill .u.pll.parents = (_parents), \
96 1.3 jmcneill .u.pll.nparents = __arraycount(_parents), \
97 1.1 jmcneill .u.pll.con_base = (_con_base), \
98 1.1 jmcneill .u.pll.mode_reg = (_mode_reg), \
99 1.1 jmcneill .u.pll.mode_mask = (_mode_mask), \
100 1.1 jmcneill .u.pll.lock_mask = (_lock_mask), \
101 1.1 jmcneill .u.pll.rates = (_rates), \
102 1.1 jmcneill .u.pll.nrates = __arraycount(_rates), \
103 1.1 jmcneill .get_rate = rk_cru_pll_get_rate, \
104 1.1 jmcneill .set_rate = rk_cru_pll_set_rate, \
105 1.1 jmcneill .get_parent = rk_cru_pll_get_parent, \
106 1.1 jmcneill }
107 1.1 jmcneill
108 1.1 jmcneill /* ARM clocks */
109 1.1 jmcneill
110 1.1 jmcneill struct rk_cru_arm_rate {
111 1.1 jmcneill u_int rate;
112 1.1 jmcneill u_int div;
113 1.1 jmcneill };
114 1.1 jmcneill
115 1.1 jmcneill #define RK_ARM_RATE(_rate, _div) \
116 1.1 jmcneill { \
117 1.1 jmcneill .rate = (_rate), \
118 1.1 jmcneill .div = (_div), \
119 1.1 jmcneill }
120 1.1 jmcneill
121 1.4 jmcneill struct rk_cru_cpu_rate {
122 1.4 jmcneill u_int rate;
123 1.4 jmcneill u_int reg1, reg1_mask, reg1_val;
124 1.4 jmcneill u_int reg2, reg2_mask, reg2_val;
125 1.4 jmcneill };
126 1.4 jmcneill
127 1.4 jmcneill #define RK_CPU_RATE(_rate, _reg1, _reg1_mask, _reg1_val, _reg2, _reg2_mask, _reg2_val) \
128 1.4 jmcneill { \
129 1.4 jmcneill .rate = (_rate), \
130 1.4 jmcneill .reg1 = (_reg1), .reg1_mask = (_reg1_mask), .reg1_val = (_reg1_val), \
131 1.4 jmcneill .reg2 = (_reg2), .reg2_mask = (_reg2_mask), .reg2_val = (_reg2_val), \
132 1.4 jmcneill }
133 1.4 jmcneill
134 1.1 jmcneill struct rk_cru_arm {
135 1.1 jmcneill bus_size_t reg;
136 1.1 jmcneill uint32_t mux_mask;
137 1.1 jmcneill u_int mux_main;
138 1.1 jmcneill u_int mux_alt;
139 1.1 jmcneill uint32_t div_mask;
140 1.1 jmcneill const char **parents;
141 1.1 jmcneill u_int nparents;
142 1.1 jmcneill const struct rk_cru_arm_rate *rates;
143 1.4 jmcneill const struct rk_cru_cpu_rate *cpurates;
144 1.1 jmcneill u_int nrates;
145 1.1 jmcneill };
146 1.1 jmcneill
147 1.1 jmcneill u_int rk_cru_arm_get_rate(struct rk_cru_softc *, struct rk_cru_clk *);
148 1.1 jmcneill int rk_cru_arm_set_rate(struct rk_cru_softc *, struct rk_cru_clk *, u_int);
149 1.4 jmcneill int rk_cru_arm_set_rate(struct rk_cru_softc *, struct rk_cru_clk *, u_int);
150 1.1 jmcneill const char *rk_cru_arm_get_parent(struct rk_cru_softc *, struct rk_cru_clk *);
151 1.1 jmcneill int rk_cru_arm_set_parent(struct rk_cru_softc *, struct rk_cru_clk *, const char *);
152 1.1 jmcneill
153 1.1 jmcneill #define RK_ARM(_id, _name, _parents, _reg, _mux_mask, _mux_main, _mux_alt, _div_mask, _rates) \
154 1.1 jmcneill { \
155 1.1 jmcneill .id = (_id), \
156 1.1 jmcneill .type = RK_CRU_ARM, \
157 1.1 jmcneill .base.name = (_name), \
158 1.1 jmcneill .base.flags = 0, \
159 1.1 jmcneill .u.arm.parents = (_parents), \
160 1.1 jmcneill .u.arm.nparents = __arraycount(_parents), \
161 1.1 jmcneill .u.arm.reg = (_reg), \
162 1.1 jmcneill .u.arm.mux_mask = (_mux_mask), \
163 1.1 jmcneill .u.arm.mux_main = (_mux_main), \
164 1.1 jmcneill .u.arm.mux_alt = (_mux_alt), \
165 1.1 jmcneill .u.arm.div_mask = (_div_mask), \
166 1.1 jmcneill .u.arm.rates = (_rates), \
167 1.1 jmcneill .u.arm.nrates = __arraycount(_rates), \
168 1.1 jmcneill .get_rate = rk_cru_arm_get_rate, \
169 1.1 jmcneill .set_rate = rk_cru_arm_set_rate, \
170 1.1 jmcneill .get_parent = rk_cru_arm_get_parent, \
171 1.1 jmcneill .set_parent = rk_cru_arm_set_parent, \
172 1.1 jmcneill }
173 1.1 jmcneill
174 1.4 jmcneill #define RK_CPU(_id, _name, _parents, _reg, _mux_mask, _mux_main, _mux_alt, _div_mask, _cpurates) \
175 1.4 jmcneill { \
176 1.4 jmcneill .id = (_id), \
177 1.4 jmcneill .type = RK_CRU_ARM, \
178 1.4 jmcneill .base.name = (_name), \
179 1.4 jmcneill .base.flags = 0, \
180 1.4 jmcneill .u.arm.parents = (_parents), \
181 1.4 jmcneill .u.arm.nparents = __arraycount(_parents), \
182 1.4 jmcneill .u.arm.reg = (_reg), \
183 1.4 jmcneill .u.arm.mux_mask = (_mux_mask), \
184 1.4 jmcneill .u.arm.mux_main = (_mux_main), \
185 1.4 jmcneill .u.arm.mux_alt = (_mux_alt), \
186 1.4 jmcneill .u.arm.div_mask = (_div_mask), \
187 1.4 jmcneill .u.arm.cpurates = (_cpurates), \
188 1.4 jmcneill .u.arm.nrates = __arraycount(_cpurates), \
189 1.4 jmcneill .get_rate = rk_cru_arm_get_rate, \
190 1.4 jmcneill .set_rate = rk_cru_arm_set_rate, \
191 1.4 jmcneill .get_parent = rk_cru_arm_get_parent, \
192 1.4 jmcneill .set_parent = rk_cru_arm_set_parent, \
193 1.4 jmcneill }
194 1.4 jmcneill
195 1.1 jmcneill /* Composite clocks */
196 1.1 jmcneill
197 1.1 jmcneill struct rk_cru_composite {
198 1.1 jmcneill bus_size_t muxdiv_reg;
199 1.1 jmcneill uint32_t mux_mask;
200 1.1 jmcneill uint32_t div_mask;
201 1.1 jmcneill bus_size_t gate_reg;
202 1.1 jmcneill uint32_t gate_mask;
203 1.1 jmcneill const char **parents;
204 1.1 jmcneill u_int nparents;
205 1.1 jmcneill u_int flags;
206 1.1 jmcneill #define RK_COMPOSITE_ROUND_DOWN 0x01
207 1.1 jmcneill };
208 1.1 jmcneill
209 1.1 jmcneill int rk_cru_composite_enable(struct rk_cru_softc *, struct rk_cru_clk *, int);
210 1.1 jmcneill u_int rk_cru_composite_get_rate(struct rk_cru_softc *, struct rk_cru_clk *);
211 1.1 jmcneill int rk_cru_composite_set_rate(struct rk_cru_softc *, struct rk_cru_clk *, u_int);
212 1.1 jmcneill const char *rk_cru_composite_get_parent(struct rk_cru_softc *, struct rk_cru_clk *);
213 1.1 jmcneill int rk_cru_composite_set_parent(struct rk_cru_softc *, struct rk_cru_clk *, const char *);
214 1.1 jmcneill
215 1.1 jmcneill #define RK_COMPOSITE(_id, _name, _parents, _muxdiv_reg, _mux_mask, _div_mask, _gate_reg, _gate_mask, _flags) \
216 1.1 jmcneill { \
217 1.1 jmcneill .id = (_id), \
218 1.1 jmcneill .type = RK_CRU_COMPOSITE, \
219 1.1 jmcneill .base.name = (_name), \
220 1.1 jmcneill .base.flags = 0, \
221 1.1 jmcneill .u.composite.parents = (_parents), \
222 1.1 jmcneill .u.composite.nparents = __arraycount(_parents), \
223 1.1 jmcneill .u.composite.muxdiv_reg = (_muxdiv_reg), \
224 1.1 jmcneill .u.composite.mux_mask = (_mux_mask), \
225 1.1 jmcneill .u.composite.div_mask = (_div_mask), \
226 1.1 jmcneill .u.composite.gate_reg = (_gate_reg), \
227 1.1 jmcneill .u.composite.gate_mask = (_gate_mask), \
228 1.1 jmcneill .u.composite.flags = (_flags), \
229 1.1 jmcneill .enable = rk_cru_composite_enable, \
230 1.1 jmcneill .get_rate = rk_cru_composite_get_rate, \
231 1.1 jmcneill .set_rate = rk_cru_composite_set_rate, \
232 1.1 jmcneill .get_parent = rk_cru_composite_get_parent, \
233 1.1 jmcneill .set_parent = rk_cru_composite_set_parent, \
234 1.1 jmcneill }
235 1.1 jmcneill
236 1.3 jmcneill #define RK_COMPOSITE_NOMUX(_id, _name, _parent, _div_reg, _div_mask, _gate_reg, _gate_mask, _flags) \
237 1.3 jmcneill RK_COMPOSITE(_id, _name, (const char *[]){ _parent }, _div_reg, 0, _div_mask, _gate_reg, _gate_mask, _flags)
238 1.3 jmcneill
239 1.3 jmcneill #define RK_COMPOSITE_NOGATE(_id, _name, _parents, _muxdiv_reg, _mux_mask, _div_mask, _flags) \
240 1.3 jmcneill RK_COMPOSITE(_id, _name, _parents, _muxdiv_reg, _mux_mask, _div_mask, 0, 0, _flags)
241 1.3 jmcneill
242 1.3 jmcneill #define RK_DIV(_id, _name, _parent, _div_reg, _div_mask, _flags) \
243 1.3 jmcneill RK_COMPOSITE(_id, _name, (const char *[]){ _parent }, _div_reg, 0, _div_mask, 0, 0, _flags)
244 1.3 jmcneill
245 1.1 jmcneill /* Gate clocks */
246 1.1 jmcneill
247 1.1 jmcneill struct rk_cru_gate {
248 1.1 jmcneill bus_size_t reg;
249 1.1 jmcneill uint32_t mask;
250 1.1 jmcneill const char *parent;
251 1.1 jmcneill };
252 1.1 jmcneill
253 1.1 jmcneill int rk_cru_gate_enable(struct rk_cru_softc *,
254 1.1 jmcneill struct rk_cru_clk *, int);
255 1.1 jmcneill const char *rk_cru_gate_get_parent(struct rk_cru_softc *,
256 1.1 jmcneill struct rk_cru_clk *);
257 1.1 jmcneill
258 1.1 jmcneill #define RK_GATE(_id, _name, _pname, _reg, _bit) \
259 1.1 jmcneill { \
260 1.1 jmcneill .id = (_id), \
261 1.1 jmcneill .type = RK_CRU_GATE, \
262 1.1 jmcneill .base.name = (_name), \
263 1.1 jmcneill .base.flags = CLK_SET_RATE_PARENT, \
264 1.1 jmcneill .u.gate.parent = (_pname), \
265 1.1 jmcneill .u.gate.reg = (_reg), \
266 1.1 jmcneill .u.gate.mask = __BIT(_bit), \
267 1.1 jmcneill .enable = rk_cru_gate_enable, \
268 1.1 jmcneill .get_parent = rk_cru_gate_get_parent, \
269 1.1 jmcneill }
270 1.1 jmcneill
271 1.5 tnn #define RK_SECURE_GATE(_id, _name, _pname) \
272 1.5 tnn { \
273 1.5 tnn .id = (_id), \
274 1.5 tnn .type = RK_CRU_GATE, \
275 1.5 tnn .base.name = (_name), \
276 1.5 tnn .u.gate.parent = (_pname), \
277 1.5 tnn .get_parent = rk_cru_gate_get_parent, \
278 1.5 tnn }
279 1.5 tnn
280 1.1 jmcneill /* Mux clocks */
281 1.1 jmcneill
282 1.1 jmcneill struct rk_cru_mux {
283 1.1 jmcneill bus_size_t reg;
284 1.1 jmcneill uint32_t mask;
285 1.1 jmcneill const char **parents;
286 1.1 jmcneill u_int nparents;
287 1.1 jmcneill u_int flags;
288 1.1 jmcneill #define RK_MUX_GRF 0x01
289 1.1 jmcneill };
290 1.1 jmcneill
291 1.1 jmcneill const char *rk_cru_mux_get_parent(struct rk_cru_softc *, struct rk_cru_clk *);
292 1.1 jmcneill int rk_cru_mux_set_parent(struct rk_cru_softc *, struct rk_cru_clk *, const char *);
293 1.1 jmcneill
294 1.1 jmcneill #define RK_MUX_FLAGS(_id, _name, _parents, _reg, _mask, _flags) \
295 1.1 jmcneill { \
296 1.1 jmcneill .id = (_id), \
297 1.1 jmcneill .type = RK_CRU_MUX, \
298 1.1 jmcneill .base.name = (_name), \
299 1.1 jmcneill .base.flags = CLK_SET_RATE_PARENT, \
300 1.1 jmcneill .u.mux.parents = (_parents), \
301 1.1 jmcneill .u.mux.nparents = __arraycount(_parents), \
302 1.1 jmcneill .u.mux.reg = (_reg), \
303 1.1 jmcneill .u.mux.mask = (_mask), \
304 1.1 jmcneill .u.mux.flags = (_flags), \
305 1.1 jmcneill .set_parent = rk_cru_mux_set_parent, \
306 1.1 jmcneill .get_parent = rk_cru_mux_get_parent, \
307 1.1 jmcneill }
308 1.1 jmcneill #define RK_MUX(_id, _name, _parents, _reg, _mask) \
309 1.1 jmcneill RK_MUX_FLAGS(_id, _name, _parents, _reg, _mask, 0)
310 1.1 jmcneill #define RK_MUXGRF(_id, _name, _parents, _reg, _mask) \
311 1.1 jmcneill RK_MUX_FLAGS(_id, _name, _parents, _reg, _mask, RK_MUX_GRF)
312 1.1 jmcneill
313 1.1 jmcneill /*
314 1.1 jmcneill * Rockchip clock definition
315 1.1 jmcneill */
316 1.1 jmcneill
317 1.1 jmcneill struct rk_cru_clk {
318 1.1 jmcneill struct clk base;
319 1.1 jmcneill u_int id;
320 1.1 jmcneill enum rk_cru_clktype type;
321 1.1 jmcneill union {
322 1.1 jmcneill struct rk_cru_pll pll;
323 1.1 jmcneill struct rk_cru_arm arm;
324 1.1 jmcneill struct rk_cru_composite composite;
325 1.1 jmcneill struct rk_cru_gate gate;
326 1.1 jmcneill struct rk_cru_mux mux;
327 1.1 jmcneill } u;
328 1.1 jmcneill
329 1.1 jmcneill int (*enable)(struct rk_cru_softc *,
330 1.1 jmcneill struct rk_cru_clk *, int);
331 1.1 jmcneill u_int (*get_rate)(struct rk_cru_softc *,
332 1.1 jmcneill struct rk_cru_clk *);
333 1.1 jmcneill int (*set_rate)(struct rk_cru_softc *,
334 1.1 jmcneill struct rk_cru_clk *, u_int);
335 1.1 jmcneill u_int (*round_rate)(struct rk_cru_softc *,
336 1.1 jmcneill struct rk_cru_clk *, u_int);
337 1.1 jmcneill const char * (*get_parent)(struct rk_cru_softc *,
338 1.1 jmcneill struct rk_cru_clk *);
339 1.1 jmcneill int (*set_parent)(struct rk_cru_softc *,
340 1.1 jmcneill struct rk_cru_clk *,
341 1.1 jmcneill const char *);
342 1.1 jmcneill };
343 1.1 jmcneill
344 1.1 jmcneill /*
345 1.1 jmcneill * Driver state
346 1.1 jmcneill */
347 1.1 jmcneill
348 1.1 jmcneill struct rk_cru_softc {
349 1.1 jmcneill device_t sc_dev;
350 1.1 jmcneill int sc_phandle;
351 1.1 jmcneill bus_space_tag_t sc_bst;
352 1.1 jmcneill bus_space_handle_t sc_bsh;
353 1.2 jmcneill struct syscon *sc_grf;
354 1.1 jmcneill
355 1.1 jmcneill struct clk_domain sc_clkdom;
356 1.1 jmcneill
357 1.1 jmcneill struct rk_cru_clk *sc_clks;
358 1.1 jmcneill u_int sc_nclks;
359 1.3 jmcneill
360 1.3 jmcneill bus_size_t sc_softrst_base;
361 1.1 jmcneill };
362 1.1 jmcneill
363 1.1 jmcneill int rk_cru_attach(struct rk_cru_softc *);
364 1.1 jmcneill struct rk_cru_clk *rk_cru_clock_find(struct rk_cru_softc *,
365 1.1 jmcneill const char *);
366 1.1 jmcneill void rk_cru_print(struct rk_cru_softc *);
367 1.1 jmcneill
368 1.1 jmcneill #define CRU_READ(sc, reg) \
369 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
370 1.1 jmcneill #define CRU_WRITE(sc, reg, val) \
371 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
372 1.1 jmcneill
373 1.2 jmcneill #define HAS_GRF(sc) ((sc)->sc_grf != NULL)
374 1.1 jmcneill
375 1.1 jmcneill #endif /* _ARM_RK_CRU_H */
376