rk_cru_arm.c revision 1.2 1 1.2 jmcneill /* $NetBSD: rk_cru_arm.c,v 1.2 2018/09/01 19:35:53 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.2 jmcneill __KERNEL_RCSID(0, "$NetBSD: rk_cru_arm.c,v 1.2 2018/09/01 19:35:53 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill
35 1.1 jmcneill #include <dev/clk/clk_backend.h>
36 1.1 jmcneill
37 1.1 jmcneill #include <arm/rockchip/rk_cru.h>
38 1.1 jmcneill
39 1.1 jmcneill u_int
40 1.1 jmcneill rk_cru_arm_get_rate(struct rk_cru_softc *sc,
41 1.1 jmcneill struct rk_cru_clk *clk)
42 1.1 jmcneill {
43 1.1 jmcneill struct rk_cru_arm *arm = &clk->u.arm;
44 1.1 jmcneill struct clk *clkp, *clkp_parent;
45 1.1 jmcneill
46 1.1 jmcneill KASSERT(clk->type == RK_CRU_ARM);
47 1.1 jmcneill
48 1.1 jmcneill clkp = &clk->base;
49 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
50 1.1 jmcneill if (clkp_parent == NULL)
51 1.1 jmcneill return 0;
52 1.1 jmcneill
53 1.1 jmcneill const u_int fref = clk_get_rate(clkp_parent);
54 1.1 jmcneill if (fref == 0)
55 1.1 jmcneill return 0;
56 1.1 jmcneill
57 1.1 jmcneill const uint32_t val = CRU_READ(sc, arm->reg);
58 1.1 jmcneill const u_int div = __SHIFTOUT(val, arm->div_mask) + 1;
59 1.1 jmcneill
60 1.1 jmcneill return fref / div;
61 1.1 jmcneill }
62 1.1 jmcneill
63 1.2 jmcneill static int
64 1.2 jmcneill rk_cru_arm_set_rate_rates(struct rk_cru_softc *sc,
65 1.1 jmcneill struct rk_cru_clk *clk, u_int rate)
66 1.1 jmcneill {
67 1.1 jmcneill struct rk_cru_arm *arm = &clk->u.arm;
68 1.2 jmcneill struct rk_cru_clk *main_parent, *alt_parent;
69 1.1 jmcneill const struct rk_cru_arm_rate *arm_rate = NULL;
70 1.1 jmcneill int error;
71 1.1 jmcneill
72 1.1 jmcneill KASSERT(clk->type == RK_CRU_ARM);
73 1.1 jmcneill
74 1.1 jmcneill if (arm->rates == NULL || rate == 0)
75 1.1 jmcneill return EIO;
76 1.1 jmcneill
77 1.1 jmcneill for (int i = 0; i < arm->nrates; i++)
78 1.1 jmcneill if (arm->rates[i].rate == rate) {
79 1.1 jmcneill arm_rate = &arm->rates[i];
80 1.1 jmcneill break;
81 1.1 jmcneill }
82 1.1 jmcneill if (arm_rate == NULL)
83 1.1 jmcneill return EINVAL;
84 1.1 jmcneill
85 1.2 jmcneill main_parent = rk_cru_clock_find(sc, arm->parents[arm->mux_main]);
86 1.2 jmcneill alt_parent = rk_cru_clock_find(sc, arm->parents[arm->mux_alt]);
87 1.2 jmcneill if (main_parent == NULL || alt_parent == NULL) {
88 1.2 jmcneill device_printf(sc->sc_dev, "couldn't get clock parents\n");
89 1.2 jmcneill return ENXIO;
90 1.2 jmcneill }
91 1.2 jmcneill
92 1.2 jmcneill error = rk_cru_arm_set_parent(sc, clk, arm->parents[arm->mux_alt]);
93 1.1 jmcneill if (error != 0)
94 1.1 jmcneill return error;
95 1.1 jmcneill
96 1.1 jmcneill const u_int parent_rate = arm_rate->rate / arm_rate->div;
97 1.1 jmcneill
98 1.2 jmcneill error = clk_set_rate(&main_parent->base, parent_rate);
99 1.1 jmcneill if (error != 0)
100 1.2 jmcneill goto done;
101 1.1 jmcneill
102 1.1 jmcneill const uint32_t write_mask = arm->div_mask << 16;
103 1.1 jmcneill const uint32_t write_val = __SHIFTIN(arm_rate->div - 1, arm->div_mask);
104 1.1 jmcneill
105 1.1 jmcneill CRU_WRITE(sc, arm->reg, write_mask | write_val);
106 1.1 jmcneill
107 1.2 jmcneill done:
108 1.2 jmcneill rk_cru_arm_set_parent(sc, clk, arm->parents[arm->mux_main]);
109 1.2 jmcneill return error;
110 1.2 jmcneill }
111 1.2 jmcneill
112 1.2 jmcneill static int
113 1.2 jmcneill rk_cru_arm_set_rate_cpurates(struct rk_cru_softc *sc,
114 1.2 jmcneill struct rk_cru_clk *clk, u_int rate)
115 1.2 jmcneill {
116 1.2 jmcneill struct rk_cru_arm *arm = &clk->u.arm;
117 1.2 jmcneill struct rk_cru_clk *main_parent, *alt_parent;
118 1.2 jmcneill const struct rk_cru_cpu_rate *cpu_rate = NULL;
119 1.2 jmcneill uint32_t write_mask, write_val;
120 1.2 jmcneill int error;
121 1.2 jmcneill
122 1.2 jmcneill KASSERT(clk->type == RK_CRU_ARM);
123 1.2 jmcneill
124 1.2 jmcneill if (arm->cpurates == NULL || rate == 0)
125 1.2 jmcneill return EIO;
126 1.2 jmcneill
127 1.2 jmcneill for (int i = 0; i < arm->nrates; i++)
128 1.2 jmcneill if (arm->cpurates[i].rate == rate) {
129 1.2 jmcneill cpu_rate = &arm->cpurates[i];
130 1.2 jmcneill break;
131 1.2 jmcneill }
132 1.2 jmcneill if (cpu_rate == NULL)
133 1.2 jmcneill return EINVAL;
134 1.2 jmcneill
135 1.2 jmcneill main_parent = rk_cru_clock_find(sc, arm->parents[arm->mux_main]);
136 1.2 jmcneill alt_parent = rk_cru_clock_find(sc, arm->parents[arm->mux_alt]);
137 1.2 jmcneill if (main_parent == NULL || alt_parent == NULL) {
138 1.2 jmcneill device_printf(sc->sc_dev, "couldn't get clock parents\n");
139 1.2 jmcneill return ENXIO;
140 1.2 jmcneill }
141 1.2 jmcneill
142 1.2 jmcneill error = rk_cru_arm_set_parent(sc, clk, arm->parents[arm->mux_alt]);
143 1.2 jmcneill if (error != 0)
144 1.2 jmcneill return error;
145 1.2 jmcneill
146 1.2 jmcneill error = clk_set_rate(&main_parent->base, rate);
147 1.2 jmcneill if (error != 0)
148 1.2 jmcneill goto done;
149 1.2 jmcneill
150 1.2 jmcneill write_mask = cpu_rate->reg1_mask << 16;
151 1.2 jmcneill write_val = cpu_rate->reg1_val;
152 1.2 jmcneill CRU_WRITE(sc, cpu_rate->reg1, write_mask | write_val);
153 1.2 jmcneill
154 1.2 jmcneill write_mask = cpu_rate->reg2_mask << 16;
155 1.2 jmcneill write_val = cpu_rate->reg2_val;
156 1.2 jmcneill CRU_WRITE(sc, cpu_rate->reg2, write_mask | write_val);
157 1.2 jmcneill
158 1.2 jmcneill write_mask = arm->div_mask << 16;
159 1.2 jmcneill write_val = __SHIFTIN(0, arm->div_mask);
160 1.2 jmcneill CRU_WRITE(sc, arm->reg, write_mask | write_val);
161 1.2 jmcneill
162 1.2 jmcneill done:
163 1.2 jmcneill rk_cru_arm_set_parent(sc, clk, arm->parents[arm->mux_main]);
164 1.2 jmcneill return error;
165 1.2 jmcneill }
166 1.2 jmcneill
167 1.2 jmcneill
168 1.2 jmcneill int
169 1.2 jmcneill rk_cru_arm_set_rate(struct rk_cru_softc *sc,
170 1.2 jmcneill struct rk_cru_clk *clk, u_int rate)
171 1.2 jmcneill {
172 1.2 jmcneill struct rk_cru_arm *arm = &clk->u.arm;
173 1.2 jmcneill
174 1.2 jmcneill if (arm->rates)
175 1.2 jmcneill return rk_cru_arm_set_rate_rates(sc, clk, rate);
176 1.2 jmcneill else if (arm->cpurates)
177 1.2 jmcneill return rk_cru_arm_set_rate_cpurates(sc, clk, rate);
178 1.2 jmcneill else
179 1.2 jmcneill return EIO;
180 1.1 jmcneill }
181 1.1 jmcneill
182 1.1 jmcneill const char *
183 1.1 jmcneill rk_cru_arm_get_parent(struct rk_cru_softc *sc,
184 1.1 jmcneill struct rk_cru_clk *clk)
185 1.1 jmcneill {
186 1.1 jmcneill struct rk_cru_arm *arm = &clk->u.arm;
187 1.1 jmcneill
188 1.1 jmcneill KASSERT(clk->type == RK_CRU_ARM);
189 1.1 jmcneill
190 1.1 jmcneill const uint32_t val = CRU_READ(sc, arm->reg);
191 1.1 jmcneill const u_int mux = __SHIFTOUT(val, arm->mux_mask);
192 1.1 jmcneill
193 1.1 jmcneill return arm->parents[mux];
194 1.1 jmcneill }
195 1.1 jmcneill
196 1.1 jmcneill int
197 1.1 jmcneill rk_cru_arm_set_parent(struct rk_cru_softc *sc,
198 1.1 jmcneill struct rk_cru_clk *clk, const char *parent)
199 1.1 jmcneill {
200 1.1 jmcneill struct rk_cru_arm *arm = &clk->u.arm;
201 1.1 jmcneill
202 1.1 jmcneill KASSERT(clk->type == RK_CRU_ARM);
203 1.1 jmcneill
204 1.1 jmcneill for (u_int mux = 0; mux < arm->nparents; mux++)
205 1.1 jmcneill if (strcmp(arm->parents[mux], parent) == 0) {
206 1.1 jmcneill const uint32_t write_mask = arm->mux_mask << 16;
207 1.1 jmcneill const uint32_t write_val = __SHIFTIN(mux, arm->mux_mask);
208 1.1 jmcneill
209 1.1 jmcneill CRU_WRITE(sc, arm->reg, write_mask | write_val);
210 1.1 jmcneill return 0;
211 1.1 jmcneill }
212 1.1 jmcneill
213 1.1 jmcneill return EINVAL;
214 1.1 jmcneill }
215