rk_emmcphy.c revision 1.1 1 1.1 jmcneill /* $NetBSD: rk_emmcphy.c,v 1.1 2019/03/10 11:10:21 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: rk_emmcphy.c,v 1.1 2019/03/10 11:10:21 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/mutex.h>
38 1.1 jmcneill #include <sys/kmem.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/fdt/fdtvar.h>
41 1.1 jmcneill
42 1.1 jmcneill #define GRF_EMMCPHY_CON0 0x00
43 1.1 jmcneill #define PHYCTRL_FRQSEL __BITS(13,12)
44 1.1 jmcneill #define PHYCTRL_FRQSEL_200M 0
45 1.1 jmcneill #define PHYCTRL_FRQSEL_50M 1
46 1.1 jmcneill #define PHYCTRL_FRQSEL_100M 2
47 1.1 jmcneill #define PHYCTRL_FRQSEL_150M 3
48 1.1 jmcneill #define PHYCTRL_OTAPDLYENA __BIT(11)
49 1.1 jmcneill #define PHYCTRL_OTAPDLYSEL __BITS(10,7)
50 1.1 jmcneill #define PHYCTRL_ITAPCHGWIN __BIT(6)
51 1.1 jmcneill #define PHYCTRL_ITAPDLYSEL __BITS(5,1)
52 1.1 jmcneill #define PHYCTRL_ITAPDLYENA __BIT(0)
53 1.1 jmcneill #define GRF_EMMCPHY_CON1 0x04
54 1.1 jmcneill #define PHYCTRL_CLKBUFSEL __BITS(8,6)
55 1.1 jmcneill #define PHYCTRL_SELDLYTXCLK __BIT(5)
56 1.1 jmcneill #define PHYCTRL_SELDLYRXCLK __BIT(4)
57 1.1 jmcneill #define PHYCTRL_STRBSEL __BITS(3,0)
58 1.1 jmcneill #define GRF_EMMCPHY_CON2 0x08
59 1.1 jmcneill #define PHYCTRL_REN_STRB __BIT(9)
60 1.1 jmcneill #define PHYCTRL_REN_CMD __BIT(8)
61 1.1 jmcneill #define PHYCTRL_REN_DAT __BITS(7,0)
62 1.1 jmcneill #define GRF_EMMCPHY_CON3 0x0c
63 1.1 jmcneill #define PHYCTRL_PU_STRB __BIT(9)
64 1.1 jmcneill #define PHYCTRL_PU_CMD __BIT(8)
65 1.1 jmcneill #define PHYCTRL_PU_DAT __BITS(7,0)
66 1.1 jmcneill #define GRF_EMMCPHY_CON4 0x10
67 1.1 jmcneill #define PHYCTRL_OD_RELEASE_CMD __BIT(9)
68 1.1 jmcneill #define PHYCTRL_OD_RELEASE_STRB __BIT(8)
69 1.1 jmcneill #define PHYCTRL_OD_RELEASE_DAT __BITS(7,0)
70 1.1 jmcneill #define GRF_EMMCPHY_CON5 0x14
71 1.1 jmcneill #define PHYCTRL_ODEN_STRB __BIT(9)
72 1.1 jmcneill #define PHYCTRL_ODEN_CMD __BIT(8)
73 1.1 jmcneill #define PHYCTRL_ODEN_DAT __BITS(7,0)
74 1.1 jmcneill #define GRF_EMMCPHY_CON6 0x18
75 1.1 jmcneill #define PHYCTRL_DLL_TRM_ICP __BITS(12,9)
76 1.1 jmcneill #define PHYCTRL_EN_RTRIM __BIT(8)
77 1.1 jmcneill #define PHYCTRL_RETRIM __BIT(7)
78 1.1 jmcneill #define PHYCTRL_DR_TY __BITS(6,4)
79 1.1 jmcneill #define PHYCTRL_RETENB __BIT(3)
80 1.1 jmcneill #define PHYCTRL_RETEN __BIT(2)
81 1.1 jmcneill #define PHYCTRL_ENDLL __BIT(1)
82 1.1 jmcneill #define PHYCTRL_PDB __BIT(0)
83 1.1 jmcneill #define GRF_EMMCPHY_STATUS 0x20
84 1.1 jmcneill #define PHYCTRL_CALDONE __BIT(6)
85 1.1 jmcneill #define PHYCTRL_DLLRDY __BIT(5)
86 1.1 jmcneill #define PHYCTRL_RTRIM __BITS(4,1)
87 1.1 jmcneill #define PHYCTRL_EXR_NINST __BIT(0)
88 1.1 jmcneill
89 1.1 jmcneill static const char * const compatible[] = {
90 1.1 jmcneill "rockchip,rk3399-emmc-phy",
91 1.1 jmcneill NULL
92 1.1 jmcneill };
93 1.1 jmcneill
94 1.1 jmcneill struct rk_emmcphy_softc {
95 1.1 jmcneill device_t sc_dev;
96 1.1 jmcneill bus_space_tag_t sc_bst;
97 1.1 jmcneill bus_space_handle_t sc_bsh;
98 1.1 jmcneill int sc_phandle;
99 1.1 jmcneill };
100 1.1 jmcneill
101 1.1 jmcneill #define RD4(sc, reg) \
102 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
103 1.1 jmcneill #define WR4(sc, reg, val) \
104 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
105 1.1 jmcneill
106 1.1 jmcneill static int rk_emmcphy_match(device_t, cfdata_t, void *);
107 1.1 jmcneill static void rk_emmcphy_attach(device_t, device_t, void *);
108 1.1 jmcneill
109 1.1 jmcneill CFATTACH_DECL_NEW(rkemmcphy, sizeof(struct rk_emmcphy_softc),
110 1.1 jmcneill rk_emmcphy_match, rk_emmcphy_attach, NULL, NULL);
111 1.1 jmcneill
112 1.1 jmcneill static void *
113 1.1 jmcneill rk_emmcphy_acquire(device_t dev, const void *data, size_t len)
114 1.1 jmcneill {
115 1.1 jmcneill if (len != 0)
116 1.1 jmcneill return NULL;
117 1.1 jmcneill
118 1.1 jmcneill return device_private(dev);
119 1.1 jmcneill }
120 1.1 jmcneill
121 1.1 jmcneill static void
122 1.1 jmcneill rk_emmcphy_release(device_t dev, void *priv)
123 1.1 jmcneill {
124 1.1 jmcneill }
125 1.1 jmcneill
126 1.1 jmcneill static int
127 1.1 jmcneill rk_emmcphy_enable(device_t dev, void *priv, bool enable)
128 1.1 jmcneill {
129 1.1 jmcneill struct rk_emmcphy_softc * const sc = priv;
130 1.1 jmcneill const int phandle = sc->sc_phandle;
131 1.1 jmcneill struct clk *clk;
132 1.1 jmcneill uint32_t mask, val;
133 1.1 jmcneill u_int rate, frqsel;
134 1.1 jmcneill
135 1.1 jmcneill /* Power down PHY and disable DLL before making changes */
136 1.1 jmcneill mask = PHYCTRL_ENDLL | PHYCTRL_PDB;
137 1.1 jmcneill val = 0;
138 1.1 jmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
139 1.1 jmcneill
140 1.1 jmcneill if (enable == false)
141 1.1 jmcneill return 0;
142 1.1 jmcneill
143 1.1 jmcneill clk = fdtbus_clock_get(phandle, "emmcclk");
144 1.1 jmcneill rate = clk ? clk_get_rate(clk) : 0;
145 1.1 jmcneill
146 1.1 jmcneill if (rate != 0) {
147 1.1 jmcneill if (rate < 75000000)
148 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_50M;
149 1.1 jmcneill else if (rate < 125000000)
150 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_100M;
151 1.1 jmcneill else if (rate < 175000000)
152 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_150M;
153 1.1 jmcneill else
154 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_200M;
155 1.1 jmcneill } else {
156 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_200M;
157 1.1 jmcneill }
158 1.1 jmcneill
159 1.1 jmcneill delay(3);
160 1.1 jmcneill
161 1.1 jmcneill /* Power up PHY */
162 1.1 jmcneill mask = PHYCTRL_PDB;
163 1.1 jmcneill val = PHYCTRL_PDB;
164 1.1 jmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
165 1.1 jmcneill
166 1.1 jmcneill /* Wait for calibration */
167 1.1 jmcneill delay(10);
168 1.1 jmcneill val = RD4(sc, GRF_EMMCPHY_STATUS);
169 1.1 jmcneill if ((val & PHYCTRL_CALDONE) == 0) {
170 1.1 jmcneill device_printf(dev, "PHY calibration did not complete\n");
171 1.1 jmcneill return EIO;
172 1.1 jmcneill }
173 1.1 jmcneill
174 1.1 jmcneill /* Set DLL frequency */
175 1.1 jmcneill mask = PHYCTRL_FRQSEL;
176 1.1 jmcneill val = __SHIFTIN(frqsel, PHYCTRL_FRQSEL);
177 1.1 jmcneill WR4(sc, GRF_EMMCPHY_CON0, (mask << 16) | val);
178 1.1 jmcneill
179 1.1 jmcneill /* Enable DLL */
180 1.1 jmcneill mask = PHYCTRL_ENDLL;
181 1.1 jmcneill val = PHYCTRL_ENDLL;
182 1.1 jmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
183 1.1 jmcneill
184 1.1 jmcneill if (rate != 0) {
185 1.1 jmcneill /* Wait for DLL ready */
186 1.1 jmcneill delay(50000);
187 1.1 jmcneill val = RD4(sc, GRF_EMMCPHY_STATUS);
188 1.1 jmcneill if ((val & PHYCTRL_DLLRDY) == 0) {
189 1.1 jmcneill device_printf(dev, "DLL loop failed to lock\n");
190 1.1 jmcneill return EIO;
191 1.1 jmcneill }
192 1.1 jmcneill }
193 1.1 jmcneill
194 1.1 jmcneill return 0;
195 1.1 jmcneill }
196 1.1 jmcneill
197 1.1 jmcneill static const struct fdtbus_phy_controller_func rk_emmcphy_funcs = {
198 1.1 jmcneill .acquire = rk_emmcphy_acquire,
199 1.1 jmcneill .release = rk_emmcphy_release,
200 1.1 jmcneill .enable = rk_emmcphy_enable,
201 1.1 jmcneill };
202 1.1 jmcneill
203 1.1 jmcneill static int
204 1.1 jmcneill rk_emmcphy_match(device_t parent, cfdata_t cf, void *aux)
205 1.1 jmcneill {
206 1.1 jmcneill struct fdt_attach_args * const faa = aux;
207 1.1 jmcneill
208 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
209 1.1 jmcneill }
210 1.1 jmcneill
211 1.1 jmcneill static void
212 1.1 jmcneill rk_emmcphy_attach(device_t parent, device_t self, void *aux)
213 1.1 jmcneill {
214 1.1 jmcneill struct rk_emmcphy_softc * const sc = device_private(self);
215 1.1 jmcneill struct fdt_attach_args * const faa = aux;
216 1.1 jmcneill const int phandle = faa->faa_phandle;
217 1.1 jmcneill bus_addr_t addr;
218 1.1 jmcneill bus_size_t size;
219 1.1 jmcneill
220 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
221 1.1 jmcneill aprint_error(": couldn't get registers\n");
222 1.1 jmcneill return;
223 1.1 jmcneill }
224 1.1 jmcneill
225 1.1 jmcneill sc->sc_dev = self;
226 1.1 jmcneill sc->sc_phandle = phandle;
227 1.1 jmcneill sc->sc_bst = faa->faa_bst;
228 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
229 1.1 jmcneill aprint_error(": couldn't map registers\n");
230 1.1 jmcneill return;
231 1.1 jmcneill }
232 1.1 jmcneill
233 1.1 jmcneill aprint_naive("\n");
234 1.1 jmcneill aprint_normal(": eMMC PHY\n");
235 1.1 jmcneill
236 1.1 jmcneill fdtbus_register_phy_controller(self, phandle, &rk_emmcphy_funcs);
237 1.1 jmcneill }
238