rk_emmcphy.c revision 1.4 1 1.4 thorpej /* $NetBSD: rk_emmcphy.c,v 1.4 2021/01/27 03:10:19 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.4 thorpej __KERNEL_RCSID(0, "$NetBSD: rk_emmcphy.c,v 1.4 2021/01/27 03:10:19 thorpej Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/mutex.h>
38 1.1 jmcneill #include <sys/kmem.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/fdt/fdtvar.h>
41 1.2 jmcneill #include <dev/fdt/syscon.h>
42 1.1 jmcneill
43 1.1 jmcneill #define GRF_EMMCPHY_CON0 0x00
44 1.1 jmcneill #define PHYCTRL_FRQSEL __BITS(13,12)
45 1.1 jmcneill #define PHYCTRL_FRQSEL_200M 0
46 1.1 jmcneill #define PHYCTRL_FRQSEL_50M 1
47 1.1 jmcneill #define PHYCTRL_FRQSEL_100M 2
48 1.1 jmcneill #define PHYCTRL_FRQSEL_150M 3
49 1.1 jmcneill #define PHYCTRL_OTAPDLYENA __BIT(11)
50 1.1 jmcneill #define PHYCTRL_OTAPDLYSEL __BITS(10,7)
51 1.1 jmcneill #define PHYCTRL_ITAPCHGWIN __BIT(6)
52 1.1 jmcneill #define PHYCTRL_ITAPDLYSEL __BITS(5,1)
53 1.1 jmcneill #define PHYCTRL_ITAPDLYENA __BIT(0)
54 1.1 jmcneill #define GRF_EMMCPHY_CON1 0x04
55 1.1 jmcneill #define PHYCTRL_CLKBUFSEL __BITS(8,6)
56 1.1 jmcneill #define PHYCTRL_SELDLYTXCLK __BIT(5)
57 1.1 jmcneill #define PHYCTRL_SELDLYRXCLK __BIT(4)
58 1.1 jmcneill #define PHYCTRL_STRBSEL __BITS(3,0)
59 1.1 jmcneill #define GRF_EMMCPHY_CON2 0x08
60 1.1 jmcneill #define PHYCTRL_REN_STRB __BIT(9)
61 1.1 jmcneill #define PHYCTRL_REN_CMD __BIT(8)
62 1.1 jmcneill #define PHYCTRL_REN_DAT __BITS(7,0)
63 1.1 jmcneill #define GRF_EMMCPHY_CON3 0x0c
64 1.1 jmcneill #define PHYCTRL_PU_STRB __BIT(9)
65 1.1 jmcneill #define PHYCTRL_PU_CMD __BIT(8)
66 1.1 jmcneill #define PHYCTRL_PU_DAT __BITS(7,0)
67 1.1 jmcneill #define GRF_EMMCPHY_CON4 0x10
68 1.1 jmcneill #define PHYCTRL_OD_RELEASE_CMD __BIT(9)
69 1.1 jmcneill #define PHYCTRL_OD_RELEASE_STRB __BIT(8)
70 1.1 jmcneill #define PHYCTRL_OD_RELEASE_DAT __BITS(7,0)
71 1.1 jmcneill #define GRF_EMMCPHY_CON5 0x14
72 1.1 jmcneill #define PHYCTRL_ODEN_STRB __BIT(9)
73 1.1 jmcneill #define PHYCTRL_ODEN_CMD __BIT(8)
74 1.1 jmcneill #define PHYCTRL_ODEN_DAT __BITS(7,0)
75 1.1 jmcneill #define GRF_EMMCPHY_CON6 0x18
76 1.1 jmcneill #define PHYCTRL_DLL_TRM_ICP __BITS(12,9)
77 1.1 jmcneill #define PHYCTRL_EN_RTRIM __BIT(8)
78 1.1 jmcneill #define PHYCTRL_RETRIM __BIT(7)
79 1.1 jmcneill #define PHYCTRL_DR_TY __BITS(6,4)
80 1.1 jmcneill #define PHYCTRL_RETENB __BIT(3)
81 1.1 jmcneill #define PHYCTRL_RETEN __BIT(2)
82 1.1 jmcneill #define PHYCTRL_ENDLL __BIT(1)
83 1.1 jmcneill #define PHYCTRL_PDB __BIT(0)
84 1.1 jmcneill #define GRF_EMMCPHY_STATUS 0x20
85 1.1 jmcneill #define PHYCTRL_CALDONE __BIT(6)
86 1.1 jmcneill #define PHYCTRL_DLLRDY __BIT(5)
87 1.1 jmcneill #define PHYCTRL_RTRIM __BITS(4,1)
88 1.1 jmcneill #define PHYCTRL_EXR_NINST __BIT(0)
89 1.1 jmcneill
90 1.4 thorpej static const struct device_compatible_entry compat_data[] = {
91 1.4 thorpej { .compat = "rockchip,rk3399-emmc-phy" },
92 1.4 thorpej DEVICE_COMPAT_EOL
93 1.1 jmcneill };
94 1.1 jmcneill
95 1.1 jmcneill struct rk_emmcphy_softc {
96 1.1 jmcneill device_t sc_dev;
97 1.2 jmcneill struct syscon *sc_syscon;
98 1.2 jmcneill bus_addr_t sc_regbase;
99 1.1 jmcneill int sc_phandle;
100 1.2 jmcneill struct clk *sc_clk;
101 1.1 jmcneill };
102 1.1 jmcneill
103 1.1 jmcneill #define RD4(sc, reg) \
104 1.2 jmcneill syscon_read_4((sc)->sc_syscon, (sc)->sc_regbase + (reg))
105 1.1 jmcneill #define WR4(sc, reg, val) \
106 1.2 jmcneill syscon_write_4((sc)->sc_syscon, (sc)->sc_regbase + (reg), (val))
107 1.1 jmcneill
108 1.1 jmcneill static int rk_emmcphy_match(device_t, cfdata_t, void *);
109 1.1 jmcneill static void rk_emmcphy_attach(device_t, device_t, void *);
110 1.1 jmcneill
111 1.1 jmcneill CFATTACH_DECL_NEW(rkemmcphy, sizeof(struct rk_emmcphy_softc),
112 1.1 jmcneill rk_emmcphy_match, rk_emmcphy_attach, NULL, NULL);
113 1.1 jmcneill
114 1.1 jmcneill static void *
115 1.1 jmcneill rk_emmcphy_acquire(device_t dev, const void *data, size_t len)
116 1.1 jmcneill {
117 1.2 jmcneill struct rk_emmcphy_softc * const sc = device_private(dev);
118 1.2 jmcneill
119 1.1 jmcneill if (len != 0)
120 1.1 jmcneill return NULL;
121 1.1 jmcneill
122 1.2 jmcneill if (sc->sc_clk == NULL)
123 1.2 jmcneill sc->sc_clk = fdtbus_clock_get(sc->sc_phandle, "emmcclk");
124 1.2 jmcneill
125 1.2 jmcneill return sc;
126 1.1 jmcneill }
127 1.1 jmcneill
128 1.1 jmcneill static void
129 1.1 jmcneill rk_emmcphy_release(device_t dev, void *priv)
130 1.1 jmcneill {
131 1.1 jmcneill }
132 1.1 jmcneill
133 1.1 jmcneill static int
134 1.1 jmcneill rk_emmcphy_enable(device_t dev, void *priv, bool enable)
135 1.1 jmcneill {
136 1.2 jmcneill struct rk_emmcphy_softc * const sc = device_private(dev);
137 1.1 jmcneill uint32_t mask, val;
138 1.1 jmcneill u_int rate, frqsel;
139 1.1 jmcneill
140 1.2 jmcneill syscon_lock(sc->sc_syscon);
141 1.2 jmcneill
142 1.3 jmcneill if (enable) {
143 1.3 jmcneill /* Drive strength */
144 1.3 jmcneill mask = PHYCTRL_DR_TY;
145 1.3 jmcneill val = __SHIFTIN(0, PHYCTRL_DR_TY);
146 1.3 jmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
147 1.3 jmcneill
148 1.3 jmcneill /* Enable output tap delay */
149 1.3 jmcneill mask = PHYCTRL_OTAPDLYENA | PHYCTRL_OTAPDLYSEL;
150 1.3 jmcneill val = PHYCTRL_OTAPDLYENA | __SHIFTIN(4, PHYCTRL_OTAPDLYSEL);
151 1.3 jmcneill WR4(sc, GRF_EMMCPHY_CON0, (mask << 16) | val);
152 1.3 jmcneill }
153 1.3 jmcneill
154 1.1 jmcneill /* Power down PHY and disable DLL before making changes */
155 1.1 jmcneill mask = PHYCTRL_ENDLL | PHYCTRL_PDB;
156 1.1 jmcneill val = 0;
157 1.1 jmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
158 1.1 jmcneill
159 1.2 jmcneill if (enable == false) {
160 1.2 jmcneill syscon_unlock(sc->sc_syscon);
161 1.1 jmcneill return 0;
162 1.2 jmcneill }
163 1.1 jmcneill
164 1.2 jmcneill rate = sc->sc_clk ? clk_get_rate(sc->sc_clk) : 0;
165 1.1 jmcneill
166 1.1 jmcneill if (rate != 0) {
167 1.1 jmcneill if (rate < 75000000)
168 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_50M;
169 1.1 jmcneill else if (rate < 125000000)
170 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_100M;
171 1.1 jmcneill else if (rate < 175000000)
172 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_150M;
173 1.1 jmcneill else
174 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_200M;
175 1.1 jmcneill } else {
176 1.1 jmcneill frqsel = PHYCTRL_FRQSEL_200M;
177 1.1 jmcneill }
178 1.1 jmcneill
179 1.1 jmcneill delay(3);
180 1.1 jmcneill
181 1.1 jmcneill /* Power up PHY */
182 1.1 jmcneill mask = PHYCTRL_PDB;
183 1.1 jmcneill val = PHYCTRL_PDB;
184 1.1 jmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
185 1.1 jmcneill
186 1.1 jmcneill /* Wait for calibration */
187 1.1 jmcneill delay(10);
188 1.1 jmcneill val = RD4(sc, GRF_EMMCPHY_STATUS);
189 1.1 jmcneill if ((val & PHYCTRL_CALDONE) == 0) {
190 1.1 jmcneill device_printf(dev, "PHY calibration did not complete\n");
191 1.2 jmcneill syscon_unlock(sc->sc_syscon);
192 1.1 jmcneill return EIO;
193 1.1 jmcneill }
194 1.1 jmcneill
195 1.1 jmcneill /* Set DLL frequency */
196 1.1 jmcneill mask = PHYCTRL_FRQSEL;
197 1.1 jmcneill val = __SHIFTIN(frqsel, PHYCTRL_FRQSEL);
198 1.1 jmcneill WR4(sc, GRF_EMMCPHY_CON0, (mask << 16) | val);
199 1.1 jmcneill
200 1.1 jmcneill /* Enable DLL */
201 1.1 jmcneill mask = PHYCTRL_ENDLL;
202 1.1 jmcneill val = PHYCTRL_ENDLL;
203 1.1 jmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
204 1.1 jmcneill
205 1.1 jmcneill if (rate != 0) {
206 1.1 jmcneill /* Wait for DLL ready */
207 1.1 jmcneill delay(50000);
208 1.1 jmcneill val = RD4(sc, GRF_EMMCPHY_STATUS);
209 1.1 jmcneill if ((val & PHYCTRL_DLLRDY) == 0) {
210 1.1 jmcneill device_printf(dev, "DLL loop failed to lock\n");
211 1.2 jmcneill syscon_unlock(sc->sc_syscon);
212 1.1 jmcneill return EIO;
213 1.1 jmcneill }
214 1.1 jmcneill }
215 1.1 jmcneill
216 1.2 jmcneill syscon_unlock(sc->sc_syscon);
217 1.2 jmcneill
218 1.1 jmcneill return 0;
219 1.1 jmcneill }
220 1.1 jmcneill
221 1.1 jmcneill static const struct fdtbus_phy_controller_func rk_emmcphy_funcs = {
222 1.1 jmcneill .acquire = rk_emmcphy_acquire,
223 1.1 jmcneill .release = rk_emmcphy_release,
224 1.1 jmcneill .enable = rk_emmcphy_enable,
225 1.1 jmcneill };
226 1.1 jmcneill
227 1.1 jmcneill static int
228 1.1 jmcneill rk_emmcphy_match(device_t parent, cfdata_t cf, void *aux)
229 1.1 jmcneill {
230 1.1 jmcneill struct fdt_attach_args * const faa = aux;
231 1.1 jmcneill
232 1.4 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
233 1.1 jmcneill }
234 1.1 jmcneill
235 1.1 jmcneill static void
236 1.1 jmcneill rk_emmcphy_attach(device_t parent, device_t self, void *aux)
237 1.1 jmcneill {
238 1.1 jmcneill struct rk_emmcphy_softc * const sc = device_private(self);
239 1.1 jmcneill struct fdt_attach_args * const faa = aux;
240 1.1 jmcneill const int phandle = faa->faa_phandle;
241 1.1 jmcneill bus_addr_t addr;
242 1.1 jmcneill bus_size_t size;
243 1.1 jmcneill
244 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
245 1.1 jmcneill aprint_error(": couldn't get registers\n");
246 1.1 jmcneill return;
247 1.1 jmcneill }
248 1.1 jmcneill
249 1.1 jmcneill sc->sc_dev = self;
250 1.1 jmcneill sc->sc_phandle = phandle;
251 1.2 jmcneill sc->sc_syscon = fdtbus_syscon_lookup(OF_parent(phandle));
252 1.2 jmcneill if (sc->sc_syscon == NULL) {
253 1.2 jmcneill aprint_error(": couldn't get syscon\n");
254 1.1 jmcneill return;
255 1.1 jmcneill }
256 1.2 jmcneill sc->sc_regbase = addr;
257 1.1 jmcneill
258 1.1 jmcneill aprint_naive("\n");
259 1.1 jmcneill aprint_normal(": eMMC PHY\n");
260 1.1 jmcneill
261 1.1 jmcneill fdtbus_register_phy_controller(self, phandle, &rk_emmcphy_funcs);
262 1.1 jmcneill }
263