Home | History | Annotate | Line # | Download | only in rockchip
rk_gmac.c revision 1.15.8.1
      1  1.15.8.1   thorpej /* $NetBSD: rk_gmac.c,v 1.15.8.1 2021/04/03 22:28:18 thorpej Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17       1.1  jmcneill  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18       1.1  jmcneill  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19       1.1  jmcneill  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20       1.1  jmcneill  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21       1.1  jmcneill  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22       1.1  jmcneill  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23       1.1  jmcneill  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24       1.1  jmcneill  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25       1.1  jmcneill  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26       1.1  jmcneill  * POSSIBILITY OF SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29       1.1  jmcneill #include <sys/cdefs.h>
     30       1.1  jmcneill 
     31  1.15.8.1   thorpej __KERNEL_RCSID(0, "$NetBSD: rk_gmac.c,v 1.15.8.1 2021/04/03 22:28:18 thorpej Exp $");
     32       1.1  jmcneill 
     33       1.1  jmcneill #include <sys/param.h>
     34       1.1  jmcneill #include <sys/bus.h>
     35       1.1  jmcneill #include <sys/device.h>
     36       1.1  jmcneill #include <sys/intr.h>
     37       1.1  jmcneill #include <sys/systm.h>
     38       1.1  jmcneill #include <sys/gpio.h>
     39      1.13   msaitoh #include <sys/rndsource.h>
     40       1.1  jmcneill 
     41       1.1  jmcneill #include <net/if.h>
     42       1.1  jmcneill #include <net/if_ether.h>
     43       1.1  jmcneill #include <net/if_media.h>
     44       1.1  jmcneill 
     45       1.1  jmcneill #include <dev/mii/miivar.h>
     46       1.1  jmcneill 
     47       1.1  jmcneill #include <dev/ic/dwc_gmac_var.h>
     48       1.1  jmcneill #include <dev/ic/dwc_gmac_reg.h>
     49       1.1  jmcneill 
     50       1.1  jmcneill #include <dev/fdt/fdtvar.h>
     51       1.5  jmcneill #include <dev/fdt/syscon.h>
     52       1.1  jmcneill 
     53       1.8  jmcneill #define	RK_GMAC_TXDLY_DEFAULT	0x30
     54       1.8  jmcneill #define	RK_GMAC_RXDLY_DEFAULT	0x10
     55       1.8  jmcneill 
     56       1.8  jmcneill enum rk_gmac_type {
     57       1.8  jmcneill 	GMAC_RK3328 = 1,
     58       1.8  jmcneill 	GMAC_RK3399
     59       1.8  jmcneill };
     60       1.8  jmcneill 
     61  1.15.8.1   thorpej static const struct device_compatible_entry compat_data[] = {
     62  1.15.8.1   thorpej 	{ .compat = "rockchip,rk3328-gmac",	.value = GMAC_RK3328 },
     63  1.15.8.1   thorpej 	{ .compat = "rockchip,rk3399-gmac",	.value = GMAC_RK3399 },
     64  1.15.8.1   thorpej 	DEVICE_COMPAT_EOL
     65       1.8  jmcneill };
     66       1.8  jmcneill 
     67       1.8  jmcneill struct rk_gmac_softc {
     68       1.8  jmcneill 	struct dwc_gmac_softc	sc_base;
     69       1.8  jmcneill 	struct syscon		*sc_syscon;
     70       1.8  jmcneill 	enum rk_gmac_type	sc_type;
     71       1.8  jmcneill };
     72       1.8  jmcneill 
     73       1.8  jmcneill /*
     74       1.8  jmcneill  * RK3328 specific
     75       1.8  jmcneill  */
     76       1.8  jmcneill 
     77       1.1  jmcneill #define	RK3328_GRF_MAC_CON0	0x0900
     78       1.1  jmcneill #define	 RK3328_GRF_MAC_CON0_RXDLY	__BITS(13,7)
     79       1.1  jmcneill #define	 RK3328_GRF_MAC_CON0_TXDLY	__BITS(6,0)
     80       1.1  jmcneill 
     81       1.1  jmcneill #define	RK3328_GRF_MAC_CON1	0x0904
     82       1.1  jmcneill #define	 RK3328_GRF_MAC_CON1_CLKSEL	__BITS(12,11)
     83       1.1  jmcneill #define	  RK3328_GRF_MAC_CON1_CLKSEL_125M	0
     84       1.1  jmcneill #define	  RK3328_GRF_MAC_CON1_CLKSEL_2_5M	2
     85       1.1  jmcneill #define	  RK3328_GRF_MAC_CON1_CLKSEL_25M	3
     86       1.1  jmcneill #define	 RK3328_GRF_MAC_CON1_MODE	__BIT(9)
     87       1.1  jmcneill #define	 RK3328_GRF_MAC_CON1_SEL	__BITS(6,4)
     88       1.1  jmcneill #define	  RK3328_GRF_MAC_CON1_SEL_RGMII	1
     89       1.1  jmcneill #define	 RK3328_GRF_MAC_CON1_RXDLY_EN	__BIT(1)
     90       1.1  jmcneill #define	 RK3328_GRF_MAC_CON1_TXDLY_EN	__BIT(0)
     91       1.1  jmcneill 
     92       1.1  jmcneill static void
     93      1.15       tnn rk3328_gmac_set_mode_rgmii(struct dwc_gmac_softc *sc, u_int tx_delay, u_int rx_delay, bool set_delay)
     94       1.1  jmcneill {
     95       1.1  jmcneill 	struct rk_gmac_softc * const rk_sc = (struct rk_gmac_softc *)sc;
     96       1.3  jmcneill 	uint32_t write_mask, write_val;
     97       1.1  jmcneill 
     98       1.5  jmcneill 	syscon_lock(rk_sc->sc_syscon);
     99       1.5  jmcneill 
    100       1.3  jmcneill 	write_mask = (RK3328_GRF_MAC_CON1_MODE | RK3328_GRF_MAC_CON1_SEL) << 16;
    101      1.15       tnn 	write_val = __SHIFTIN(RK3328_GRF_MAC_CON1_SEL_RGMII,
    102      1.15       tnn 	    RK3328_GRF_MAC_CON1_SEL);
    103      1.15       tnn 	syscon_write_4(rk_sc->sc_syscon, RK3328_GRF_MAC_CON1,
    104      1.15       tnn 	    write_mask | write_val);
    105       1.1  jmcneill 
    106      1.15       tnn 	if (set_delay) {
    107      1.15       tnn 		write_mask = (
    108      1.15       tnn 		    RK3328_GRF_MAC_CON0_TXDLY |
    109      1.15       tnn 		    RK3328_GRF_MAC_CON0_RXDLY) << 16;
    110      1.15       tnn 		write_val =
    111      1.15       tnn 		    __SHIFTIN(tx_delay, RK3328_GRF_MAC_CON0_TXDLY) |
    112       1.3  jmcneill 		    __SHIFTIN(rx_delay, RK3328_GRF_MAC_CON0_RXDLY);
    113      1.15       tnn 		syscon_write_4(rk_sc->sc_syscon, RK3328_GRF_MAC_CON0,
    114      1.15       tnn 		    write_mask | write_val);
    115       1.3  jmcneill 
    116      1.15       tnn 		write_mask = (
    117      1.15       tnn 		    RK3328_GRF_MAC_CON1_RXDLY_EN |
    118      1.15       tnn 		    RK3328_GRF_MAC_CON1_TXDLY_EN) << 16;
    119      1.15       tnn 		write_val =
    120      1.15       tnn 		    RK3328_GRF_MAC_CON1_RXDLY_EN |
    121      1.15       tnn 		    RK3328_GRF_MAC_CON1_TXDLY_EN;
    122      1.15       tnn 		syscon_write_4(rk_sc->sc_syscon, RK3328_GRF_MAC_CON1,
    123      1.15       tnn 		    write_mask | write_val);
    124      1.15       tnn 	}
    125       1.5  jmcneill 
    126       1.5  jmcneill 	syscon_unlock(rk_sc->sc_syscon);
    127       1.1  jmcneill }
    128       1.1  jmcneill 
    129       1.1  jmcneill static void
    130       1.1  jmcneill rk3328_gmac_set_speed_rgmii(struct dwc_gmac_softc *sc, int speed)
    131       1.1  jmcneill {
    132       1.1  jmcneill 	struct rk_gmac_softc * const rk_sc = (struct rk_gmac_softc *)sc;
    133       1.7  christos #if 0
    134       1.1  jmcneill 	u_int clksel;
    135       1.1  jmcneill 
    136       1.1  jmcneill 	switch (speed) {
    137       1.1  jmcneill 	case IFM_10_T:
    138       1.1  jmcneill 		clksel = RK3328_GRF_MAC_CON1_CLKSEL_2_5M;
    139       1.1  jmcneill 		break;
    140       1.1  jmcneill 	case IFM_100_TX:
    141       1.1  jmcneill 		clksel = RK3328_GRF_MAC_CON1_CLKSEL_25M;
    142       1.1  jmcneill 		break;
    143       1.1  jmcneill 	default:
    144       1.1  jmcneill 		clksel = RK3328_GRF_MAC_CON1_CLKSEL_125M;
    145       1.1  jmcneill 		break;
    146       1.1  jmcneill 	}
    147       1.7  christos #endif
    148       1.1  jmcneill 
    149       1.5  jmcneill 	syscon_lock(rk_sc->sc_syscon);
    150       1.5  jmcneill 	syscon_write_4(rk_sc->sc_syscon, RK3328_GRF_MAC_CON1,
    151       1.1  jmcneill 	    (RK3328_GRF_MAC_CON1_CLKSEL << 16) |
    152       1.1  jmcneill 	    __SHIFTIN(RK3328_GRF_MAC_CON1_CLKSEL_125M, RK3328_GRF_MAC_CON1_CLKSEL));
    153       1.5  jmcneill 	syscon_unlock(rk_sc->sc_syscon);
    154       1.1  jmcneill }
    155       1.1  jmcneill 
    156       1.8  jmcneill /*
    157       1.8  jmcneill  * RK3399 specific
    158       1.8  jmcneill  */
    159       1.8  jmcneill 
    160       1.8  jmcneill #define	RK3399_GRF_SOC_CON5		0x0c214
    161       1.8  jmcneill #define	 RK3399_GRF_SOC_CON5_GMAC_PHY_INTF_SEL	__BITS(11,9)
    162       1.8  jmcneill #define	 RK3399_GRF_SOC_CON5_GMAC_FLOWCTRL	__BIT(8)
    163       1.8  jmcneill #define	 RK3399_GRF_SOC_CON5_GMAC_SPEED		__BIT(7)
    164       1.8  jmcneill #define	 RK3399_GRF_SOC_CON5_RMII_MODE		__BIT(6)
    165       1.8  jmcneill #define	 RK3399_GRF_SOC_CON5_GMAC_CLK_SEL	__BITS(5,4)
    166       1.8  jmcneill #define	  RK3399_GRF_SOC_CON5_GMAC_CLK_SEL_125M	0
    167      1.10   msaitoh #define	  RK3399_GRF_SOC_CON5_GMAC_CLK_SEL_25M	3
    168       1.8  jmcneill #define	  RK3399_GRF_SOC_CON5_GMAC_CLK_SEL_2_5M	2
    169       1.8  jmcneill #define	 RK3399_GRF_SOC_CON5_RMII_CLK_SEL	__BIT(3)
    170       1.8  jmcneill #define	RK3399_GRF_SOC_CON6		0x0c218
    171       1.8  jmcneill #define	 RK3399_GRF_SOC_CON6_GMAC_RXCLK_DLY_ENA	__BIT(15)
    172       1.8  jmcneill #define	 RK3399_GRF_SOC_CON6_GMAC_CLK_RX_DL_CFG	__BITS(14,8)
    173       1.8  jmcneill #define	 RK3399_GRF_SOC_CON6_GMAC_TXCLK_DLY_ENA	__BIT(7)
    174       1.8  jmcneill #define	 RK3399_GRF_SOC_CON6_GMAC_CLK_TX_DL_CFG	__BITS(6,0)
    175       1.8  jmcneill 
    176       1.8  jmcneill static void
    177      1.15       tnn rk3399_gmac_set_mode_rgmii(struct dwc_gmac_softc *sc, u_int tx_delay,
    178      1.15       tnn     u_int rx_delay, bool set_delay)
    179       1.8  jmcneill {
    180       1.8  jmcneill 	struct rk_gmac_softc * const rk_sc = (struct rk_gmac_softc *)sc;
    181      1.15       tnn 	uint32_t write_mask, write_val;
    182       1.8  jmcneill 
    183      1.15       tnn 	syscon_lock(rk_sc->sc_syscon);
    184       1.8  jmcneill 
    185      1.15       tnn 	write_mask = (
    186      1.15       tnn 	    RK3399_GRF_SOC_CON5_RMII_MODE |
    187      1.15       tnn 	    RK3399_GRF_SOC_CON5_GMAC_PHY_INTF_SEL) << 16;
    188      1.15       tnn 	write_val = __SHIFTIN(1, RK3399_GRF_SOC_CON5_GMAC_PHY_INTF_SEL);
    189      1.15       tnn 	syscon_write_4(rk_sc->sc_syscon, RK3399_GRF_SOC_CON5,
    190      1.15       tnn 	    write_mask | write_val);
    191      1.15       tnn 	if (set_delay) {
    192      1.15       tnn 		write_mask = (
    193      1.15       tnn 		    RK3399_GRF_SOC_CON6_GMAC_TXCLK_DLY_ENA |
    194      1.15       tnn 		    RK3399_GRF_SOC_CON6_GMAC_RXCLK_DLY_ENA |
    195      1.15       tnn 		    RK3399_GRF_SOC_CON6_GMAC_CLK_RX_DL_CFG |
    196      1.15       tnn 		    RK3399_GRF_SOC_CON6_GMAC_CLK_TX_DL_CFG) << 16;
    197      1.15       tnn 		write_val =
    198      1.15       tnn 		    (tx_delay ? RK3399_GRF_SOC_CON6_GMAC_TXCLK_DLY_ENA : 0) |
    199      1.15       tnn 		    (rx_delay ? RK3399_GRF_SOC_CON6_GMAC_RXCLK_DLY_ENA : 0) |
    200      1.15       tnn 		    __SHIFTIN(rx_delay, RK3399_GRF_SOC_CON6_GMAC_CLK_RX_DL_CFG) |
    201      1.15       tnn 		    __SHIFTIN(tx_delay, RK3399_GRF_SOC_CON6_GMAC_CLK_TX_DL_CFG);
    202      1.15       tnn 		syscon_write_4(rk_sc->sc_syscon, RK3399_GRF_SOC_CON6,
    203      1.15       tnn 		    write_mask | write_val);
    204      1.15       tnn 	}
    205       1.8  jmcneill 	syscon_unlock(rk_sc->sc_syscon);
    206       1.8  jmcneill }
    207       1.8  jmcneill 
    208       1.8  jmcneill static void
    209       1.8  jmcneill rk3399_gmac_set_speed_rgmii(struct dwc_gmac_softc *sc, int speed)
    210       1.8  jmcneill {
    211       1.8  jmcneill 	struct rk_gmac_softc * const rk_sc = (struct rk_gmac_softc *)sc;
    212       1.8  jmcneill 	u_int clksel;
    213       1.8  jmcneill 
    214       1.8  jmcneill 	switch (speed) {
    215       1.8  jmcneill 	case IFM_10_T:
    216       1.8  jmcneill 		clksel = RK3399_GRF_SOC_CON5_GMAC_CLK_SEL_2_5M;
    217       1.8  jmcneill 		break;
    218       1.8  jmcneill 	case IFM_100_TX:
    219       1.8  jmcneill 		clksel = RK3399_GRF_SOC_CON5_GMAC_CLK_SEL_25M;
    220       1.8  jmcneill 		break;
    221       1.8  jmcneill 	default:
    222       1.8  jmcneill 		clksel = RK3399_GRF_SOC_CON5_GMAC_CLK_SEL_125M;
    223       1.8  jmcneill 		break;
    224       1.8  jmcneill 	}
    225       1.8  jmcneill 
    226       1.8  jmcneill 	const uint32_t con5_mask =
    227       1.8  jmcneill 	    RK3399_GRF_SOC_CON5_GMAC_CLK_SEL << 16;
    228       1.8  jmcneill 	const uint32_t con5 =
    229       1.8  jmcneill 	    __SHIFTIN(clksel, RK3399_GRF_SOC_CON5_GMAC_CLK_SEL);
    230       1.8  jmcneill 
    231       1.8  jmcneill 	syscon_lock(rk_sc->sc_syscon);
    232       1.8  jmcneill 	syscon_write_4(rk_sc->sc_syscon, RK3399_GRF_SOC_CON5, con5 | con5_mask);
    233       1.8  jmcneill 	syscon_unlock(rk_sc->sc_syscon);
    234       1.8  jmcneill }
    235       1.8  jmcneill 
    236       1.8  jmcneill static int
    237       1.8  jmcneill rk_gmac_reset(const int phandle)
    238       1.8  jmcneill {
    239       1.8  jmcneill 	struct fdtbus_gpio_pin *pin_reset;
    240       1.8  jmcneill 	const u_int *reset_delay_us;
    241       1.8  jmcneill 	bool reset_active_low;
    242       1.8  jmcneill 	int len;
    243       1.8  jmcneill 
    244       1.8  jmcneill 	if (!of_hasprop(phandle, "snps,reset-gpio"))
    245       1.8  jmcneill 		return 0;
    246       1.8  jmcneill 
    247       1.8  jmcneill 	pin_reset = fdtbus_gpio_acquire(phandle, "snps,reset-gpio", GPIO_PIN_OUTPUT);
    248       1.8  jmcneill 	if (pin_reset == NULL)
    249       1.8  jmcneill 		return ENOENT;
    250       1.8  jmcneill 
    251       1.8  jmcneill 	reset_delay_us = fdtbus_get_prop(phandle, "snps,reset-delays-us", &len);
    252       1.8  jmcneill 	if (reset_delay_us == NULL || len != 12)
    253       1.8  jmcneill 		return ENXIO;
    254       1.8  jmcneill 
    255       1.8  jmcneill 	reset_active_low = of_hasprop(phandle, "snps,reset-active-low");
    256       1.8  jmcneill 
    257       1.8  jmcneill 	fdtbus_gpio_write_raw(pin_reset, reset_active_low ? 1 : 0);
    258       1.8  jmcneill 	delay(be32toh(reset_delay_us[0]));
    259       1.8  jmcneill 	fdtbus_gpio_write_raw(pin_reset, reset_active_low ? 0 : 1);
    260       1.8  jmcneill 	delay(be32toh(reset_delay_us[1]));
    261       1.8  jmcneill 	fdtbus_gpio_write_raw(pin_reset, reset_active_low ? 1 : 0);
    262       1.8  jmcneill 	delay(be32toh(reset_delay_us[2]));
    263       1.8  jmcneill 
    264       1.8  jmcneill 	return 0;
    265       1.8  jmcneill }
    266       1.8  jmcneill 
    267       1.8  jmcneill static int
    268       1.8  jmcneill rk_gmac_intr(void *arg)
    269       1.8  jmcneill {
    270       1.8  jmcneill 	return dwc_gmac_intr(arg);
    271       1.8  jmcneill }
    272       1.8  jmcneill 
    273       1.1  jmcneill static int
    274       1.1  jmcneill rk_gmac_setup_clocks(int phandle)
    275       1.1  jmcneill {
    276       1.1  jmcneill 	static const char * const clknames[] = {
    277       1.1  jmcneill #if 0
    278       1.1  jmcneill 		"stmmaceth",
    279       1.1  jmcneill 		"mac_clk_rx",
    280       1.1  jmcneill 		"mac_clk_tx",
    281       1.1  jmcneill 		"clk_mac_ref",
    282       1.1  jmcneill 		"clk_mac_refout",
    283       1.1  jmcneill 		"aclk_mac",
    284       1.1  jmcneill 		"pclk_mac"
    285       1.1  jmcneill #else
    286       1.1  jmcneill 		"stmmaceth",
    287       1.1  jmcneill 		"aclk_mac",
    288       1.1  jmcneill 		"pclk_mac",
    289       1.1  jmcneill 		"mac_clk_tx",
    290       1.3  jmcneill 		"mac_clk_rx"
    291       1.1  jmcneill #endif
    292       1.1  jmcneill 	};
    293       1.1  jmcneill 	static const char * const rstnames[] = {
    294       1.1  jmcneill 		"stmmaceth"
    295       1.1  jmcneill 	};
    296       1.1  jmcneill 	struct fdtbus_reset *rst;
    297       1.1  jmcneill 	struct clk *clk;
    298       1.1  jmcneill 	int error, n;
    299       1.1  jmcneill 
    300       1.1  jmcneill 	fdtbus_clock_assign(phandle);
    301       1.1  jmcneill 
    302       1.1  jmcneill 	for (n = 0; n < __arraycount(clknames); n++) {
    303       1.1  jmcneill 		clk = fdtbus_clock_get(phandle, clknames[n]);
    304       1.1  jmcneill 		if (clk == NULL) {
    305       1.1  jmcneill 			aprint_error(": couldn't get %s clock\n", clknames[n]);
    306       1.1  jmcneill 			return ENXIO;
    307       1.1  jmcneill 		}
    308       1.1  jmcneill 		error = clk_enable(clk);
    309       1.1  jmcneill 		if (error != 0) {
    310       1.1  jmcneill 			aprint_error(": couldn't enable %s clock: %d\n",
    311       1.1  jmcneill 			    clknames[n], error);
    312       1.1  jmcneill 			return error;
    313       1.1  jmcneill 		}
    314       1.1  jmcneill 	}
    315       1.1  jmcneill 
    316       1.1  jmcneill 	for (n = 0; n < __arraycount(rstnames); n++) {
    317       1.1  jmcneill 		rst = fdtbus_reset_get(phandle, rstnames[n]);
    318       1.1  jmcneill 		if (rst == NULL) {
    319       1.1  jmcneill 			aprint_error(": couldn't get %s reset\n", rstnames[n]);
    320       1.1  jmcneill 			return ENXIO;
    321       1.1  jmcneill 		}
    322       1.1  jmcneill 		error = fdtbus_reset_deassert(rst);
    323       1.1  jmcneill 		if (error != 0) {
    324       1.1  jmcneill 			aprint_error(": couldn't de-assert %s reset: %d\n",
    325       1.1  jmcneill 			    rstnames[n], error);
    326       1.1  jmcneill 			return error;
    327       1.1  jmcneill 		}
    328       1.1  jmcneill 	}
    329       1.1  jmcneill 
    330       1.1  jmcneill 	delay(5000);
    331       1.1  jmcneill 
    332       1.1  jmcneill 	return 0;
    333       1.1  jmcneill }
    334       1.1  jmcneill 
    335       1.1  jmcneill static int
    336       1.1  jmcneill rk_gmac_match(device_t parent, cfdata_t cf, void *aux)
    337       1.1  jmcneill {
    338       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    339       1.1  jmcneill 
    340  1.15.8.1   thorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
    341       1.1  jmcneill }
    342       1.1  jmcneill 
    343       1.1  jmcneill static void
    344       1.1  jmcneill rk_gmac_attach(device_t parent, device_t self, void *aux)
    345       1.1  jmcneill {
    346       1.1  jmcneill 	struct rk_gmac_softc * const rk_sc = device_private(self);
    347       1.1  jmcneill 	struct dwc_gmac_softc * const sc = &rk_sc->sc_base;
    348       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    349       1.1  jmcneill 	const int phandle = faa->faa_phandle;
    350       1.1  jmcneill 	const char *phy_mode;
    351       1.1  jmcneill 	char intrstr[128];
    352       1.5  jmcneill 	bus_addr_t addr;
    353       1.5  jmcneill 	bus_size_t size;
    354       1.1  jmcneill 	u_int tx_delay, rx_delay;
    355      1.15       tnn #ifdef notyet
    356      1.15       tnn 	bool set_delay = true;
    357      1.15       tnn #else
    358      1.15       tnn 	bool set_delay = false;
    359      1.15       tnn #endif
    360       1.1  jmcneill 
    361       1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    362       1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    363       1.1  jmcneill 		return;
    364       1.1  jmcneill 	}
    365       1.1  jmcneill 
    366  1.15.8.1   thorpej 	rk_sc->sc_type = of_compatible_lookup(phandle, compat_data)->value;
    367       1.8  jmcneill 
    368       1.5  jmcneill 	rk_sc->sc_syscon = fdtbus_syscon_acquire(phandle, "rockchip,grf");
    369       1.5  jmcneill 	if (rk_sc->sc_syscon == NULL) {
    370       1.5  jmcneill 		aprint_error(": couldn't get grf syscon\n");
    371       1.1  jmcneill 		return;
    372       1.1  jmcneill 	}
    373       1.1  jmcneill 
    374      1.15       tnn 	if (of_getprop_uint32(phandle, "tx_delay", &tx_delay) != 0) {
    375       1.1  jmcneill 		tx_delay = RK_GMAC_TXDLY_DEFAULT;
    376      1.15       tnn 		set_delay = false;
    377      1.15       tnn 	}
    378       1.1  jmcneill 
    379      1.15       tnn 	if (of_getprop_uint32(phandle, "rx_delay", &rx_delay) != 0) {
    380       1.1  jmcneill 		rx_delay = RK_GMAC_RXDLY_DEFAULT;
    381      1.15       tnn 		set_delay = false;
    382      1.15       tnn 	}
    383       1.1  jmcneill 
    384       1.1  jmcneill 	sc->sc_dev = self;
    385       1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    386       1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    387       1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    388       1.1  jmcneill 		return;
    389       1.1  jmcneill 	}
    390       1.1  jmcneill 	sc->sc_dmat = faa->faa_dmat;
    391       1.1  jmcneill 
    392       1.1  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    393       1.1  jmcneill 		aprint_error(": failed to decode interrupt\n");
    394       1.1  jmcneill 		return;
    395       1.1  jmcneill 	}
    396       1.1  jmcneill 
    397       1.1  jmcneill 	if (rk_gmac_setup_clocks(phandle) != 0)
    398       1.1  jmcneill 		return;
    399       1.1  jmcneill 
    400       1.1  jmcneill 	if (rk_gmac_reset(phandle) != 0)
    401       1.1  jmcneill 		aprint_error_dev(self, "PHY reset failed\n");
    402       1.1  jmcneill 
    403       1.6  jmcneill 	/* Rock64 seems to need more time for the reset to complete */
    404       1.6  jmcneill 	delay(100000);
    405       1.6  jmcneill 
    406       1.3  jmcneill #if notyet
    407       1.1  jmcneill 	if (of_hasprop(phandle, "snps,force_thresh_dma_mode"))
    408       1.1  jmcneill 		sc->sc_flags |= DWC_GMAC_FORCE_THRESH_DMA_MODE;
    409       1.3  jmcneill #endif
    410       1.1  jmcneill 
    411       1.1  jmcneill 	phy_mode = fdtbus_get_string(phandle, "phy-mode");
    412       1.1  jmcneill 	if (phy_mode == NULL) {
    413       1.1  jmcneill 		aprint_error(": missing 'phy-mode' property\n");
    414       1.1  jmcneill 		return;
    415       1.1  jmcneill 	}
    416       1.1  jmcneill 
    417       1.8  jmcneill 	switch (rk_sc->sc_type) {
    418       1.8  jmcneill 	case GMAC_RK3328:
    419       1.8  jmcneill 		if (strcmp(phy_mode, "rgmii") == 0) {
    420      1.15       tnn 			rk3328_gmac_set_mode_rgmii(sc, tx_delay, rx_delay,
    421      1.15       tnn 			    set_delay);
    422       1.8  jmcneill 
    423       1.8  jmcneill 			sc->sc_set_speed = rk3328_gmac_set_speed_rgmii;
    424       1.8  jmcneill 		} else {
    425       1.8  jmcneill 			aprint_error(": unsupported phy-mode '%s'\n", phy_mode);
    426       1.8  jmcneill 			return;
    427       1.8  jmcneill 		}
    428       1.8  jmcneill 		break;
    429       1.8  jmcneill 	case GMAC_RK3399:
    430       1.8  jmcneill 		if (strcmp(phy_mode, "rgmii") == 0) {
    431      1.15       tnn 			rk3399_gmac_set_mode_rgmii(sc, tx_delay, rx_delay,
    432      1.15       tnn 			    set_delay);
    433       1.8  jmcneill 
    434       1.8  jmcneill 			sc->sc_set_speed = rk3399_gmac_set_speed_rgmii;
    435       1.8  jmcneill 		} else {
    436       1.8  jmcneill 			aprint_error(": unsupported phy-mode '%s'\n", phy_mode);
    437       1.8  jmcneill 			return;
    438       1.8  jmcneill 		}
    439       1.8  jmcneill 		break;
    440       1.1  jmcneill 	}
    441       1.1  jmcneill 
    442       1.1  jmcneill 	aprint_naive("\n");
    443       1.1  jmcneill 	aprint_normal(": GMAC\n");
    444       1.1  jmcneill 
    445       1.9    martin 	if (dwc_gmac_attach(sc, MII_PHY_ANY, GMAC_MII_CLK_150_250M_DIV102) != 0)
    446       1.4  jmcneill 		return;
    447       1.4  jmcneill 
    448  1.15.8.1   thorpej 	if (fdtbus_intr_establish_xname(phandle, 0, IPL_NET,
    449  1.15.8.1   thorpej 	    DWCGMAC_FDT_INTR_MPSAFE, rk_gmac_intr, sc,
    450  1.15.8.1   thorpej 	    device_xname(self)) == NULL) {
    451       1.1  jmcneill 		aprint_error_dev(self, "failed to establish interrupt on %s\n", intrstr);
    452       1.1  jmcneill 		return;
    453       1.1  jmcneill 	}
    454       1.1  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    455       1.1  jmcneill }
    456       1.1  jmcneill 
    457       1.1  jmcneill CFATTACH_DECL_NEW(rk_gmac, sizeof(struct rk_gmac_softc),
    458       1.1  jmcneill 	rk_gmac_match, rk_gmac_attach, NULL, NULL);
    459