rk_gpio.c revision 1.6 1 1.6 tnn /* $NetBSD: rk_gpio.c,v 1.6 2023/10/17 15:09:18 tnn Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.6 tnn __KERNEL_RCSID(0, "$NetBSD: rk_gpio.c,v 1.6 2023/10/17 15:09:18 tnn Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/mutex.h>
38 1.1 jmcneill #include <sys/kmem.h>
39 1.1 jmcneill #include <sys/gpio.h>
40 1.1 jmcneill #include <sys/bitops.h>
41 1.1 jmcneill #include <sys/lwp.h>
42 1.1 jmcneill
43 1.1 jmcneill #include <dev/fdt/fdtvar.h>
44 1.1 jmcneill #include <dev/gpio/gpiovar.h>
45 1.1 jmcneill
46 1.1 jmcneill #define GPIO_SWPORTA_DR_REG 0x0000
47 1.1 jmcneill #define GPIO_SWPORTA_DDR_REG 0x0004
48 1.1 jmcneill #define GPIO_INTEN_REG 0x0030
49 1.1 jmcneill #define GPIO_INTMASK_REG 0x0034
50 1.1 jmcneill #define GPIO_INTTYPE_LEVEL_REG 0x0038
51 1.1 jmcneill #define GPIO_INT_POLARITY_REG 0x003c
52 1.1 jmcneill #define GPIO_INT_STATUS_REG 0x0040
53 1.1 jmcneill #define GPIO_INT_RAWSTATUS_REG 0x0044
54 1.1 jmcneill #define GPIO_DEBOUNCE_REG 0x0048
55 1.1 jmcneill #define GPIO_PORTA_EOI_REG 0x004c
56 1.1 jmcneill #define GPIO_EXT_PORTA_REG 0x0050
57 1.1 jmcneill #define GPIO_LS_SYNC_REG 0x0060
58 1.1 jmcneill
59 1.3 thorpej static const struct device_compatible_entry compat_data[] = {
60 1.3 thorpej { .compat = "rockchip,gpio-bank" },
61 1.3 thorpej DEVICE_COMPAT_EOL
62 1.1 jmcneill };
63 1.1 jmcneill
64 1.1 jmcneill struct rk_gpio_softc {
65 1.1 jmcneill device_t sc_dev;
66 1.1 jmcneill bus_space_tag_t sc_bst;
67 1.1 jmcneill bus_space_handle_t sc_bsh;
68 1.1 jmcneill kmutex_t sc_lock;
69 1.1 jmcneill
70 1.1 jmcneill struct gpio_chipset_tag sc_gp;
71 1.1 jmcneill gpio_pin_t sc_pins[32];
72 1.1 jmcneill device_t sc_gpiodev;
73 1.1 jmcneill };
74 1.1 jmcneill
75 1.1 jmcneill struct rk_gpio_pin {
76 1.1 jmcneill struct rk_gpio_softc *pin_sc;
77 1.1 jmcneill u_int pin_nr;
78 1.1 jmcneill int pin_flags;
79 1.1 jmcneill bool pin_actlo;
80 1.1 jmcneill };
81 1.1 jmcneill
82 1.1 jmcneill #define RD4(sc, reg) \
83 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
84 1.1 jmcneill #define WR4(sc, reg, val) \
85 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
86 1.1 jmcneill
87 1.1 jmcneill static int rk_gpio_match(device_t, cfdata_t, void *);
88 1.1 jmcneill static void rk_gpio_attach(device_t, device_t, void *);
89 1.1 jmcneill
90 1.1 jmcneill CFATTACH_DECL_NEW(rk_gpio, sizeof(struct rk_gpio_softc),
91 1.1 jmcneill rk_gpio_match, rk_gpio_attach, NULL, NULL);
92 1.1 jmcneill
93 1.1 jmcneill static void *
94 1.1 jmcneill rk_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
95 1.1 jmcneill {
96 1.1 jmcneill struct rk_gpio_softc * const sc = device_private(dev);
97 1.1 jmcneill struct rk_gpio_pin *gpin;
98 1.1 jmcneill const u_int *gpio = data;
99 1.1 jmcneill
100 1.1 jmcneill if (len != 12)
101 1.1 jmcneill return NULL;
102 1.1 jmcneill
103 1.1 jmcneill const uint8_t pin = be32toh(gpio[1]) & 0xff;
104 1.1 jmcneill const bool actlo = be32toh(gpio[2]) & 1;
105 1.1 jmcneill
106 1.1 jmcneill if (pin >= __arraycount(sc->sc_pins))
107 1.1 jmcneill return NULL;
108 1.1 jmcneill
109 1.6 tnn sc->sc_gp.gp_pin_ctl(sc, pin, flags);
110 1.1 jmcneill
111 1.1 jmcneill gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
112 1.1 jmcneill gpin->pin_sc = sc;
113 1.1 jmcneill gpin->pin_nr = pin;
114 1.1 jmcneill gpin->pin_flags = flags;
115 1.1 jmcneill gpin->pin_actlo = actlo;
116 1.1 jmcneill
117 1.1 jmcneill return gpin;
118 1.1 jmcneill }
119 1.1 jmcneill
120 1.1 jmcneill static void
121 1.1 jmcneill rk_gpio_release(device_t dev, void *priv)
122 1.1 jmcneill {
123 1.1 jmcneill struct rk_gpio_softc * const sc = device_private(dev);
124 1.1 jmcneill struct rk_gpio_pin *pin = priv;
125 1.1 jmcneill
126 1.6 tnn KASSERT(sc == pin->pin_sc);
127 1.6 tnn
128 1.6 tnn sc->sc_gp.gp_pin_ctl(sc, pin->pin_nr, GPIO_PIN_INPUT);
129 1.1 jmcneill
130 1.1 jmcneill kmem_free(pin, sizeof(*pin));
131 1.1 jmcneill }
132 1.1 jmcneill
133 1.1 jmcneill static int
134 1.1 jmcneill rk_gpio_read(device_t dev, void *priv, bool raw)
135 1.1 jmcneill {
136 1.1 jmcneill struct rk_gpio_softc * const sc = device_private(dev);
137 1.1 jmcneill struct rk_gpio_pin *pin = priv;
138 1.1 jmcneill int val;
139 1.1 jmcneill
140 1.1 jmcneill KASSERT(sc == pin->pin_sc);
141 1.1 jmcneill
142 1.6 tnn val = sc->sc_gp.gp_pin_read(sc, pin->pin_nr);
143 1.1 jmcneill if (!raw && pin->pin_actlo)
144 1.1 jmcneill val = !val;
145 1.1 jmcneill
146 1.1 jmcneill return val;
147 1.1 jmcneill }
148 1.1 jmcneill
149 1.1 jmcneill static void
150 1.1 jmcneill rk_gpio_write(device_t dev, void *priv, int val, bool raw)
151 1.1 jmcneill {
152 1.1 jmcneill struct rk_gpio_softc * const sc = device_private(dev);
153 1.1 jmcneill struct rk_gpio_pin *pin = priv;
154 1.1 jmcneill
155 1.1 jmcneill KASSERT(sc == pin->pin_sc);
156 1.1 jmcneill
157 1.1 jmcneill if (!raw && pin->pin_actlo)
158 1.1 jmcneill val = !val;
159 1.1 jmcneill
160 1.6 tnn sc->sc_gp.gp_pin_write(sc, pin->pin_nr, val);
161 1.1 jmcneill }
162 1.1 jmcneill
163 1.1 jmcneill static struct fdtbus_gpio_controller_func rk_gpio_funcs = {
164 1.1 jmcneill .acquire = rk_gpio_acquire,
165 1.1 jmcneill .release = rk_gpio_release,
166 1.1 jmcneill .read = rk_gpio_read,
167 1.1 jmcneill .write = rk_gpio_write,
168 1.1 jmcneill };
169 1.1 jmcneill
170 1.1 jmcneill static int
171 1.1 jmcneill rk_gpio_pin_read(void *priv, int pin)
172 1.1 jmcneill {
173 1.1 jmcneill struct rk_gpio_softc * const sc = priv;
174 1.1 jmcneill uint32_t data;
175 1.1 jmcneill int val;
176 1.1 jmcneill
177 1.1 jmcneill KASSERT(pin < __arraycount(sc->sc_pins));
178 1.1 jmcneill
179 1.1 jmcneill const uint32_t data_mask = __BIT(pin);
180 1.1 jmcneill
181 1.1 jmcneill /* No lock required for reads */
182 1.2 jmcneill data = RD4(sc, GPIO_EXT_PORTA_REG);
183 1.1 jmcneill val = __SHIFTOUT(data, data_mask);
184 1.1 jmcneill
185 1.1 jmcneill return val;
186 1.1 jmcneill }
187 1.1 jmcneill
188 1.1 jmcneill static void
189 1.1 jmcneill rk_gpio_pin_write(void *priv, int pin, int val)
190 1.1 jmcneill {
191 1.1 jmcneill struct rk_gpio_softc * const sc = priv;
192 1.1 jmcneill uint32_t data;
193 1.1 jmcneill
194 1.1 jmcneill KASSERT(pin < __arraycount(sc->sc_pins));
195 1.1 jmcneill
196 1.1 jmcneill const uint32_t data_mask = __BIT(pin);
197 1.1 jmcneill
198 1.1 jmcneill mutex_enter(&sc->sc_lock);
199 1.1 jmcneill data = RD4(sc, GPIO_SWPORTA_DR_REG);
200 1.1 jmcneill if (val)
201 1.1 jmcneill data |= data_mask;
202 1.1 jmcneill else
203 1.1 jmcneill data &= ~data_mask;
204 1.1 jmcneill WR4(sc, GPIO_SWPORTA_DR_REG, data);
205 1.1 jmcneill mutex_exit(&sc->sc_lock);
206 1.1 jmcneill }
207 1.1 jmcneill
208 1.1 jmcneill static void
209 1.1 jmcneill rk_gpio_pin_ctl(void *priv, int pin, int flags)
210 1.1 jmcneill {
211 1.1 jmcneill struct rk_gpio_softc * const sc = priv;
212 1.6 tnn uint32_t ddr;
213 1.1 jmcneill
214 1.1 jmcneill KASSERT(pin < __arraycount(sc->sc_pins));
215 1.1 jmcneill
216 1.1 jmcneill mutex_enter(&sc->sc_lock);
217 1.6 tnn ddr = RD4(sc, GPIO_SWPORTA_DDR_REG);
218 1.6 tnn if (flags & GPIO_PIN_INPUT)
219 1.6 tnn ddr &= ~__BIT(pin);
220 1.6 tnn else if (flags & GPIO_PIN_OUTPUT)
221 1.6 tnn ddr |= __BIT(pin);
222 1.6 tnn WR4(sc, GPIO_SWPORTA_DDR_REG, ddr);
223 1.1 jmcneill mutex_exit(&sc->sc_lock);
224 1.1 jmcneill }
225 1.1 jmcneill
226 1.1 jmcneill static void
227 1.1 jmcneill rk_gpio_attach_ports(struct rk_gpio_softc *sc)
228 1.1 jmcneill {
229 1.1 jmcneill struct gpio_chipset_tag *gp = &sc->sc_gp;
230 1.1 jmcneill struct gpiobus_attach_args gba;
231 1.1 jmcneill u_int pin;
232 1.1 jmcneill
233 1.1 jmcneill gp->gp_cookie = sc;
234 1.1 jmcneill gp->gp_pin_read = rk_gpio_pin_read;
235 1.1 jmcneill gp->gp_pin_write = rk_gpio_pin_write;
236 1.1 jmcneill gp->gp_pin_ctl = rk_gpio_pin_ctl;
237 1.1 jmcneill
238 1.1 jmcneill for (pin = 0; pin < __arraycount(sc->sc_pins); pin++) {
239 1.1 jmcneill sc->sc_pins[pin].pin_num = pin;
240 1.1 jmcneill sc->sc_pins[pin].pin_caps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT;
241 1.1 jmcneill sc->sc_pins[pin].pin_state = rk_gpio_pin_read(sc, pin);
242 1.1 jmcneill }
243 1.1 jmcneill
244 1.1 jmcneill memset(&gba, 0, sizeof(gba));
245 1.1 jmcneill gba.gba_gc = gp;
246 1.1 jmcneill gba.gba_pins = sc->sc_pins;
247 1.1 jmcneill gba.gba_npins = __arraycount(sc->sc_pins);
248 1.5 thorpej sc->sc_gpiodev = config_found(sc->sc_dev, &gba, NULL, CFARGS_NONE);
249 1.1 jmcneill }
250 1.1 jmcneill
251 1.1 jmcneill static int
252 1.1 jmcneill rk_gpio_match(device_t parent, cfdata_t cf, void *aux)
253 1.1 jmcneill {
254 1.1 jmcneill struct fdt_attach_args * const faa = aux;
255 1.1 jmcneill
256 1.3 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
257 1.1 jmcneill }
258 1.1 jmcneill
259 1.1 jmcneill static void
260 1.1 jmcneill rk_gpio_attach(device_t parent, device_t self, void *aux)
261 1.1 jmcneill {
262 1.1 jmcneill struct rk_gpio_softc * const sc = device_private(self);
263 1.1 jmcneill struct fdt_attach_args * const faa = aux;
264 1.1 jmcneill const int phandle = faa->faa_phandle;
265 1.1 jmcneill struct clk *clk;
266 1.1 jmcneill bus_addr_t addr;
267 1.1 jmcneill bus_size_t size;
268 1.1 jmcneill
269 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
270 1.1 jmcneill aprint_error(": couldn't get registers\n");
271 1.1 jmcneill return;
272 1.1 jmcneill }
273 1.1 jmcneill
274 1.1 jmcneill if ((clk = fdtbus_clock_get_index(phandle, 0)) == NULL || clk_enable(clk) != 0) {
275 1.1 jmcneill aprint_error(": couldn't enable clock\n");
276 1.1 jmcneill return;
277 1.1 jmcneill }
278 1.1 jmcneill
279 1.1 jmcneill sc->sc_dev = self;
280 1.1 jmcneill sc->sc_bst = faa->faa_bst;
281 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
282 1.1 jmcneill aprint_error(": couldn't map registers\n");
283 1.1 jmcneill return;
284 1.1 jmcneill }
285 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
286 1.1 jmcneill
287 1.1 jmcneill aprint_naive("\n");
288 1.1 jmcneill aprint_normal(": GPIO (%s)\n", fdtbus_get_string(phandle, "name"));
289 1.1 jmcneill
290 1.1 jmcneill fdtbus_register_gpio_controller(self, phandle, &rk_gpio_funcs);
291 1.1 jmcneill
292 1.1 jmcneill rk_gpio_attach_ports(sc);
293 1.1 jmcneill }
294