rk_spi.c revision 1.4.4.2 1 1.4.4.2 martin /* $NetBSD: rk_spi.c,v 1.4.4.2 2020/04/13 08:03:37 martin Exp $ */
2 1.4.4.2 martin
3 1.4.4.2 martin /*
4 1.4.4.2 martin * Copyright (c) 2019 The NetBSD Foundation, Inc.
5 1.4.4.2 martin * All rights reserved.
6 1.4.4.2 martin *
7 1.4.4.2 martin * This code is derived from software contributed to The NetBSD Foundation
8 1.4.4.2 martin * by Tobias Nygren.
9 1.4.4.2 martin *
10 1.4.4.2 martin * Redistribution and use in source and binary forms, with or without
11 1.4.4.2 martin * modification, are permitted provided that the following conditions
12 1.4.4.2 martin * are met:
13 1.4.4.2 martin * 1. Redistributions of source code must retain the above copyright
14 1.4.4.2 martin * notice, this list of conditions and the following disclaimer.
15 1.4.4.2 martin * 2. Redistributions in binary form must reproduce the above copyright
16 1.4.4.2 martin * notice, this list of conditions and the following disclaimer in the
17 1.4.4.2 martin * documentation and/or other materials provided with the distribution.
18 1.4.4.2 martin *
19 1.4.4.2 martin * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.4.4.2 martin * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.4.4.2 martin * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.4.4.2 martin * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.4.4.2 martin * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.4.4.2 martin * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.4.4.2 martin * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.4.4.2 martin * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.4.4.2 martin * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.4.4.2 martin * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.4.4.2 martin * POSSIBILITY OF SUCH DAMAGE.
30 1.4.4.2 martin */
31 1.4.4.2 martin
32 1.4.4.2 martin #include <sys/cdefs.h>
33 1.4.4.2 martin __KERNEL_RCSID(0, "$NetBSD: rk_spi.c,v 1.4.4.2 2020/04/13 08:03:37 martin Exp $");
34 1.4.4.2 martin
35 1.4.4.2 martin #include <sys/param.h>
36 1.4.4.2 martin #include <sys/device.h>
37 1.4.4.2 martin #include <sys/systm.h>
38 1.4.4.2 martin #include <sys/bus.h>
39 1.4.4.2 martin #include <sys/intr.h>
40 1.4.4.2 martin #include <sys/kernel.h>
41 1.4.4.2 martin #include <sys/bitops.h>
42 1.4.4.2 martin #include <dev/spi/spivar.h>
43 1.4.4.2 martin #include <dev/fdt/fdtvar.h>
44 1.4.4.2 martin #include <arm/fdt/arm_fdtvar.h>
45 1.4.4.2 martin
46 1.4.4.2 martin #define SPI_CTRLR0 0x00
47 1.4.4.2 martin #define SPI_CTRLR0_MTM __BIT(21)
48 1.4.4.2 martin #define SPI_CTRLR0_OPM __BIT(20)
49 1.4.4.2 martin #define SPI_CTRLR0_XFM __BITS(19, 18)
50 1.4.4.2 martin #define SPI_CTRLR0_FRF __BITS(17, 16)
51 1.4.4.2 martin #define SPI_CTRLR0_RSD __BITS(15, 14)
52 1.4.4.2 martin #define SPI_CTRLR0_BHT __BIT(13)
53 1.4.4.2 martin #define SPI_CTRLR0_FBM __BIT(12)
54 1.4.4.2 martin #define SPI_CTRLR0_EM __BIT(11)
55 1.4.4.2 martin #define SPI_CTRLR0_RW __BIT(10)
56 1.4.4.2 martin #define SPI_CTRLR0_CSM __BITS(9, 8)
57 1.4.4.2 martin #define SPI_CTRLR0_SCPOL __BIT(7)
58 1.4.4.2 martin #define SPI_CTRLR0_SCPH __BIT(6)
59 1.4.4.2 martin #define SPI_CTRLR0_CFS __BITS(5, 2)
60 1.4.4.2 martin #define SPI_CTRLR0_DFS __BITS(1, 0)
61 1.4.4.2 martin #define SPI_CTRLR0_DFS_4BIT 0x0
62 1.4.4.2 martin #define SPI_CTRLR0_DFS_8BIT 0x1
63 1.4.4.2 martin #define SPI_CTRLR0_DFS_16BIT 0x2
64 1.4.4.2 martin
65 1.4.4.2 martin #define SPI_CTRLR1 0x04
66 1.4.4.2 martin #define SPI_CTRLR1_NDM __BITS(15, 0)
67 1.4.4.2 martin
68 1.4.4.2 martin #define SPI_ENR 0x08
69 1.4.4.2 martin #define SPI_ENR_ENR __BIT(0)
70 1.4.4.2 martin
71 1.4.4.2 martin #define SPI_SER 0x0c
72 1.4.4.2 martin #define SPI_SER_SER1 __BIT(1)
73 1.4.4.2 martin #define SPI_SER_SER0 __BIT(0)
74 1.4.4.2 martin
75 1.4.4.2 martin #define SPI_BAUDR 0x10
76 1.4.4.2 martin #define SPI_BAUDR_BAUDR __BITS(15, 0)
77 1.4.4.2 martin
78 1.4.4.2 martin #define SPI_TXFTLR 0x14
79 1.4.4.2 martin #define SPI_TXFTLR_TXFLTR __BITS(4, 0)
80 1.4.4.2 martin
81 1.4.4.2 martin #define SPI_RXFTLR 0x18
82 1.4.4.2 martin #define SPI_RXFLTR_RXFLTR __BITS(4, 0)
83 1.4.4.2 martin
84 1.4.4.2 martin #define SPI_TXFLR 0x1c
85 1.4.4.2 martin #define SPI_TXFLR_TXFLR __BITS(5, 0)
86 1.4.4.2 martin
87 1.4.4.2 martin #define SPI_RXFLR 0x20
88 1.4.4.2 martin #define SPI_RXFLR_RXFLR __BITS(5, 0)
89 1.4.4.2 martin
90 1.4.4.2 martin #define SPI_SR 0x24
91 1.4.4.2 martin #define SPI_SR_RFF __BIT(4)
92 1.4.4.2 martin #define SPI_SR_RFE __BIT(3)
93 1.4.4.2 martin #define SPI_SR_TFE __BIT(2)
94 1.4.4.2 martin #define SPI_SR_TFF __BIT(1)
95 1.4.4.2 martin #define SPI_SR_BSF __BIT(0)
96 1.4.4.2 martin
97 1.4.4.2 martin #define SPI_IPR 0x28
98 1.4.4.2 martin #define SPI_IPR_IPR __BIT(0)
99 1.4.4.2 martin
100 1.4.4.2 martin #define SPI_IMR 0x2c
101 1.4.4.2 martin #define SPI_IMR_RFFIM __BIT(4)
102 1.4.4.2 martin #define SPI_IMR_RFOIM __BIT(3)
103 1.4.4.2 martin #define SPI_IMR_RFUIM __BIT(2)
104 1.4.4.2 martin #define SPI_IMR_TFOIM __BIT(1)
105 1.4.4.2 martin #define SPI_IMR_TFEIM __BIT(0)
106 1.4.4.2 martin
107 1.4.4.2 martin #define SPI_ISR 0x30
108 1.4.4.2 martin #define SPI_ISR_RFFIS __BIT(4)
109 1.4.4.2 martin #define SPI_ISR_RFOIS __BIT(3)
110 1.4.4.2 martin #define SPI_ISR_RFUIS __BIT(2)
111 1.4.4.2 martin #define SPI_ISR_TFOIS __BIT(1)
112 1.4.4.2 martin #define SPI_ISR_TFEIS __BIT(0)
113 1.4.4.2 martin
114 1.4.4.2 martin #define SPI_RISR 0x34
115 1.4.4.2 martin #define SPI_RISR_RFFRIS __BIT(4)
116 1.4.4.2 martin #define SPI_RISR_RFORIS __BIT(3)
117 1.4.4.2 martin #define SPI_RISR_RFURIS __BIT(2)
118 1.4.4.2 martin #define SPI_RISR_TFORIS __BIT(1)
119 1.4.4.2 martin #define SPI_RISR_TFERIS __BIT(0)
120 1.4.4.2 martin
121 1.4.4.2 martin #define SPI_ICR 0x38
122 1.4.4.2 martin #define SPI_ICR_CTFOI __BIT(3)
123 1.4.4.2 martin #define SPI_ICR_CRFOI __BIT(2)
124 1.4.4.2 martin #define SPI_ICR_CRFUI __BIT(1)
125 1.4.4.2 martin #define SPI_ICR_CCI __BIT(0)
126 1.4.4.2 martin #define SPI_ICR_ALL __BITS(3, 0)
127 1.4.4.2 martin
128 1.4.4.2 martin #define SPI_DMACR 0x3c
129 1.4.4.2 martin #define SPI_DMACR_TDE __BIT(1)
130 1.4.4.2 martin #define SPI_DMACR_RDE __BIT(0)
131 1.4.4.2 martin
132 1.4.4.2 martin #define SPI_DMATDLR 0x40
133 1.4.4.2 martin #define SPI_DMATDLR_TDL __BITS(4, 0)
134 1.4.4.2 martin
135 1.4.4.2 martin #define SPI_DMARDLR 0x44
136 1.4.4.2 martin #define SPI_DMARDLR_RDL __BITS(4, 0)
137 1.4.4.2 martin
138 1.4.4.2 martin #define SPI_TXDR 0x400
139 1.4.4.2 martin #define SPI_TXDR_TXDR __BITS(15, 0)
140 1.4.4.2 martin
141 1.4.4.2 martin #define SPI_RXDR 0x800
142 1.4.4.2 martin #define SPI_RXDR_RXDR __BITS(15, 0)
143 1.4.4.2 martin
144 1.4.4.2 martin #define SPI_FIFOLEN 32
145 1.4.4.2 martin
146 1.4.4.2 martin static const char * const compatible[] = {
147 1.4.4.2 martin #if 0 /* should work on RK3328 but untested */
148 1.4.4.2 martin "rockchip,rk3066-spi",
149 1.4.4.2 martin "rockchip,rk3328-spi",
150 1.4.4.2 martin #endif
151 1.4.4.2 martin "rockchip,rk3399-spi",
152 1.4.4.2 martin NULL
153 1.4.4.2 martin };
154 1.4.4.2 martin
155 1.4.4.2 martin struct rk_spi_softc {
156 1.4.4.2 martin device_t sc_dev;
157 1.4.4.2 martin bus_space_tag_t sc_bst;
158 1.4.4.2 martin bus_space_handle_t sc_bsh;
159 1.4.4.2 martin void *sc_ih;
160 1.4.4.2 martin u_int sc_spi_freq;
161 1.4.4.2 martin struct spi_controller sc_spi;
162 1.4.4.2 martin SIMPLEQ_HEAD(,spi_transfer) sc_q;
163 1.4.4.2 martin struct spi_transfer *sc_transfer;
164 1.4.4.2 martin struct spi_chunk *sc_rchunk, *sc_wchunk;
165 1.4.4.2 martin volatile bool sc_running;
166 1.4.4.2 martin };
167 1.4.4.2 martin
168 1.4.4.2 martin #define SPIREG_READ(sc, reg) \
169 1.4.4.2 martin bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
170 1.4.4.2 martin #define SPIREG_WRITE(sc, reg, val) \
171 1.4.4.2 martin bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
172 1.4.4.2 martin
173 1.4.4.2 martin static struct spi_controller *rk_spi_get_controller(device_t);
174 1.4.4.2 martin static int rk_spi_match(device_t, cfdata_t, void *);
175 1.4.4.2 martin static void rk_spi_attach(device_t, device_t, void *);
176 1.4.4.2 martin
177 1.4.4.2 martin static int rk_spi_configure(void *, int, int, int);
178 1.4.4.2 martin static int rk_spi_transfer(void *, struct spi_transfer *);
179 1.4.4.2 martin
180 1.4.4.2 martin static void rk_spi_txfifo_fill(struct rk_spi_softc * const, size_t);
181 1.4.4.2 martin static void rk_spi_rxfifo_drain(struct rk_spi_softc * const, size_t);
182 1.4.4.2 martin static void rk_spi_rxtx(struct rk_spi_softc * const);
183 1.4.4.2 martin static void rk_spi_set_interrupt_mask(struct rk_spi_softc * const);
184 1.4.4.2 martin static void rk_spi_start(struct rk_spi_softc * const);
185 1.4.4.2 martin static int rk_spi_intr(void *);
186 1.4.4.2 martin
187 1.4.4.2 martin CFATTACH_DECL_NEW(rk_spi, sizeof(struct rk_spi_softc),
188 1.4.4.2 martin rk_spi_match, rk_spi_attach, NULL, NULL);
189 1.4.4.2 martin
190 1.4.4.2 martin static const struct fdtbus_spi_controller_func rk_spi_funcs = {
191 1.4.4.2 martin .get_controller = rk_spi_get_controller
192 1.4.4.2 martin };
193 1.4.4.2 martin
194 1.4.4.2 martin static struct spi_controller *
195 1.4.4.2 martin rk_spi_get_controller(device_t dev)
196 1.4.4.2 martin {
197 1.4.4.2 martin struct rk_spi_softc * const sc = device_private(dev);
198 1.4.4.2 martin
199 1.4.4.2 martin return &sc->sc_spi;
200 1.4.4.2 martin }
201 1.4.4.2 martin
202 1.4.4.2 martin static int
203 1.4.4.2 martin rk_spi_match(device_t parent, cfdata_t cf, void *aux)
204 1.4.4.2 martin {
205 1.4.4.2 martin struct fdt_attach_args * const faa = aux;
206 1.4.4.2 martin
207 1.4.4.2 martin return of_match_compatible(faa->faa_phandle, compatible);
208 1.4.4.2 martin }
209 1.4.4.2 martin
210 1.4.4.2 martin static void
211 1.4.4.2 martin rk_spi_attach(device_t parent, device_t self, void *aux)
212 1.4.4.2 martin {
213 1.4.4.2 martin struct rk_spi_softc * const sc = device_private(self);
214 1.4.4.2 martin struct fdt_attach_args * const faa = aux;
215 1.4.4.2 martin const int phandle = faa->faa_phandle;
216 1.4.4.2 martin bus_addr_t addr;
217 1.4.4.2 martin bus_size_t size;
218 1.4.4.2 martin struct clk *sclk, *pclk;
219 1.4.4.2 martin char intrstr[128];
220 1.4.4.2 martin
221 1.4.4.2 martin sc->sc_dev = self;
222 1.4.4.2 martin sc->sc_bst = faa->faa_bst;
223 1.4.4.2 martin SIMPLEQ_INIT(&sc->sc_q);
224 1.4.4.2 martin
225 1.4.4.2 martin if ((sclk = fdtbus_clock_get(phandle, "spiclk")) == NULL
226 1.4.4.2 martin || clk_enable(sclk) != 0) {
227 1.4.4.2 martin aprint_error(": couldn't enable sclk\n");
228 1.4.4.2 martin return;
229 1.4.4.2 martin }
230 1.4.4.2 martin
231 1.4.4.2 martin if ((pclk = fdtbus_clock_get(phandle, "apb_pclk")) == NULL
232 1.4.4.2 martin || clk_enable(pclk) != 0) {
233 1.4.4.2 martin aprint_error(": couldn't enable pclk\n");
234 1.4.4.2 martin return;
235 1.4.4.2 martin }
236 1.4.4.2 martin
237 1.4.4.2 martin sc->sc_spi_freq = clk_get_rate(sclk);
238 1.4.4.2 martin
239 1.4.4.2 martin if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0
240 1.4.4.2 martin || bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
241 1.4.4.2 martin aprint_error(": couldn't map registers\n");
242 1.4.4.2 martin return;
243 1.4.4.2 martin }
244 1.4.4.2 martin
245 1.4.4.2 martin SPIREG_WRITE(sc, SPI_ENR, 0);
246 1.4.4.2 martin SPIREG_WRITE(sc, SPI_IMR, 0);
247 1.4.4.2 martin
248 1.4.4.2 martin if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
249 1.4.4.2 martin aprint_error(": failed to decode interrupt\n");
250 1.4.4.2 martin return;
251 1.4.4.2 martin }
252 1.4.4.2 martin
253 1.4.4.2 martin sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_VM, 0, rk_spi_intr, sc);
254 1.4.4.2 martin if (sc->sc_ih == NULL) {
255 1.4.4.2 martin aprint_error(": unable to establish interrupt\n");
256 1.4.4.2 martin return;
257 1.4.4.2 martin }
258 1.4.4.2 martin
259 1.4.4.2 martin aprint_naive("\n");
260 1.4.4.2 martin aprint_normal(": SPI\n");
261 1.4.4.2 martin aprint_normal_dev(self, "interrupting on %s\n", intrstr);
262 1.4.4.2 martin
263 1.4.4.2 martin sc->sc_spi.sct_cookie = sc;
264 1.4.4.2 martin sc->sc_spi.sct_configure = rk_spi_configure;
265 1.4.4.2 martin sc->sc_spi.sct_transfer = rk_spi_transfer;
266 1.4.4.2 martin sc->sc_spi.sct_nslaves = 2;
267 1.4.4.2 martin
268 1.4.4.2 martin fdtbus_register_spi_controller(self, phandle, &rk_spi_funcs);
269 1.4.4.2 martin (void) fdtbus_attach_spibus(self, phandle, spibus_print);
270 1.4.4.2 martin }
271 1.4.4.2 martin
272 1.4.4.2 martin static int
273 1.4.4.2 martin rk_spi_configure(void *cookie, int slave, int mode, int speed)
274 1.4.4.2 martin {
275 1.4.4.2 martin struct rk_spi_softc * const sc = cookie;
276 1.4.4.2 martin uint32_t ctrlr0;
277 1.4.4.2 martin uint16_t divider;
278 1.4.4.2 martin
279 1.4.4.2 martin divider = (sc->sc_spi_freq / speed) & ~1;
280 1.4.4.2 martin if (divider < 2) {
281 1.4.4.2 martin aprint_error_dev(sc->sc_dev,
282 1.4.4.2 martin "spi_clk %u is too low for speed %u, using speed %u\n",
283 1.4.4.2 martin sc->sc_spi_freq, speed, sc->sc_spi_freq / 2);
284 1.4.4.2 martin divider = 2;
285 1.4.4.2 martin }
286 1.4.4.2 martin
287 1.4.4.2 martin if (slave >= sc->sc_spi.sct_nslaves)
288 1.4.4.2 martin return EINVAL;
289 1.4.4.2 martin
290 1.4.4.2 martin ctrlr0 = SPI_CTRLR0_BHT | __SHIFTIN(SPI_CTRLR0_DFS_8BIT, SPI_CTRLR0_DFS);
291 1.4.4.2 martin
292 1.4.4.2 martin switch (mode) {
293 1.4.4.2 martin case SPI_MODE_0:
294 1.4.4.2 martin ctrlr0 |= 0;
295 1.4.4.2 martin break;
296 1.4.4.2 martin case SPI_MODE_1:
297 1.4.4.2 martin ctrlr0 |= SPI_CTRLR0_SCPH;
298 1.4.4.2 martin break;
299 1.4.4.2 martin case SPI_MODE_2:
300 1.4.4.2 martin ctrlr0 |= SPI_CTRLR0_SCPOL;
301 1.4.4.2 martin break;
302 1.4.4.2 martin case SPI_MODE_3:
303 1.4.4.2 martin ctrlr0 |= SPI_CTRLR0_SCPH | SPI_CTRLR0_SCPOL;
304 1.4.4.2 martin break;
305 1.4.4.2 martin default:
306 1.4.4.2 martin return EINVAL;
307 1.4.4.2 martin }
308 1.4.4.2 martin
309 1.4.4.2 martin SPIREG_WRITE(sc, SPI_ENR, 0);
310 1.4.4.2 martin SPIREG_WRITE(sc, SPI_SER, 0);
311 1.4.4.2 martin SPIREG_WRITE(sc, SPI_CTRLR0, ctrlr0);
312 1.4.4.2 martin SPIREG_WRITE(sc, SPI_BAUDR, divider);
313 1.4.4.2 martin
314 1.4.4.2 martin SPIREG_WRITE(sc, SPI_DMACR, 0);
315 1.4.4.2 martin SPIREG_WRITE(sc, SPI_DMATDLR, 0);
316 1.4.4.2 martin SPIREG_WRITE(sc, SPI_DMARDLR, 0);
317 1.4.4.2 martin
318 1.4.4.2 martin SPIREG_WRITE(sc, SPI_IPR, 0);
319 1.4.4.2 martin SPIREG_WRITE(sc, SPI_IMR, 0);
320 1.4.4.2 martin SPIREG_WRITE(sc, SPI_ICR, SPI_ICR_ALL);
321 1.4.4.2 martin
322 1.4.4.2 martin SPIREG_WRITE(sc, SPI_ENR, 1);
323 1.4.4.2 martin
324 1.4.4.2 martin return 0;
325 1.4.4.2 martin }
326 1.4.4.2 martin
327 1.4.4.2 martin static int
328 1.4.4.2 martin rk_spi_transfer(void *cookie, struct spi_transfer *st)
329 1.4.4.2 martin {
330 1.4.4.2 martin struct rk_spi_softc * const sc = cookie;
331 1.4.4.2 martin int s;
332 1.4.4.2 martin
333 1.4.4.2 martin s = splbio();
334 1.4.4.2 martin spi_transq_enqueue(&sc->sc_q, st);
335 1.4.4.2 martin if (sc->sc_running == false) {
336 1.4.4.2 martin rk_spi_start(sc);
337 1.4.4.2 martin }
338 1.4.4.2 martin splx(s);
339 1.4.4.2 martin
340 1.4.4.2 martin return 0;
341 1.4.4.2 martin }
342 1.4.4.2 martin
343 1.4.4.2 martin static void
344 1.4.4.2 martin rk_spi_txfifo_fill(struct rk_spi_softc * const sc, size_t maxlen)
345 1.4.4.2 martin {
346 1.4.4.2 martin struct spi_chunk *chunk = sc->sc_wchunk;
347 1.4.4.2 martin size_t len;
348 1.4.4.2 martin uint8_t b;
349 1.4.4.2 martin
350 1.4.4.2 martin if (chunk == NULL)
351 1.4.4.2 martin return;
352 1.4.4.2 martin
353 1.4.4.2 martin len = MIN(maxlen, chunk->chunk_wresid);
354 1.4.4.2 martin chunk->chunk_wresid -= len;
355 1.4.4.2 martin while (len--) {
356 1.4.4.2 martin if (chunk->chunk_wptr) {
357 1.4.4.2 martin b = *chunk->chunk_wptr++;
358 1.4.4.2 martin } else {
359 1.4.4.2 martin b = 0;
360 1.4.4.2 martin }
361 1.4.4.2 martin bus_space_write_1(sc->sc_bst, sc->sc_bsh, SPI_TXDR, b);
362 1.4.4.2 martin }
363 1.4.4.2 martin if (sc->sc_wchunk->chunk_wresid == 0) {
364 1.4.4.2 martin sc->sc_wchunk = sc->sc_wchunk->chunk_next;
365 1.4.4.2 martin }
366 1.4.4.2 martin }
367 1.4.4.2 martin
368 1.4.4.2 martin static void
369 1.4.4.2 martin rk_spi_rxfifo_drain(struct rk_spi_softc * const sc, size_t maxlen)
370 1.4.4.2 martin {
371 1.4.4.2 martin struct spi_chunk *chunk = sc->sc_rchunk;
372 1.4.4.2 martin size_t len;
373 1.4.4.2 martin uint8_t b;
374 1.4.4.2 martin
375 1.4.4.2 martin if (chunk == NULL)
376 1.4.4.2 martin return;
377 1.4.4.2 martin
378 1.4.4.2 martin len = MIN(maxlen, chunk->chunk_rresid);
379 1.4.4.2 martin chunk->chunk_rresid -= len;
380 1.4.4.2 martin
381 1.4.4.2 martin while (len--) {
382 1.4.4.2 martin b = bus_space_read_1(sc->sc_bst, sc->sc_bsh, SPI_RXDR);
383 1.4.4.2 martin if (chunk->chunk_rptr) {
384 1.4.4.2 martin *chunk->chunk_rptr++ = b;
385 1.4.4.2 martin }
386 1.4.4.2 martin }
387 1.4.4.2 martin if (sc->sc_rchunk->chunk_rresid == 0) {
388 1.4.4.2 martin sc->sc_rchunk = sc->sc_rchunk->chunk_next;
389 1.4.4.2 martin }
390 1.4.4.2 martin }
391 1.4.4.2 martin
392 1.4.4.2 martin static void
393 1.4.4.2 martin rk_spi_rxtx(struct rk_spi_softc * const sc)
394 1.4.4.2 martin {
395 1.4.4.2 martin bool again;
396 1.4.4.2 martin uint32_t reg;
397 1.4.4.2 martin size_t avail;
398 1.4.4.2 martin
399 1.4.4.2 martin /* Service both FIFOs until no more progress can be made. */
400 1.4.4.2 martin again = true;
401 1.4.4.2 martin while (again) {
402 1.4.4.2 martin again = false;
403 1.4.4.2 martin reg = SPIREG_READ(sc, SPI_RXFLR);
404 1.4.4.2 martin avail = __SHIFTOUT(reg, SPI_RXFLR_RXFLR);
405 1.4.4.2 martin if (avail > 0) {
406 1.4.4.2 martin KASSERT(sc->sc_rchunk != NULL);
407 1.4.4.2 martin rk_spi_rxfifo_drain(sc, avail);
408 1.4.4.2 martin again = true;
409 1.4.4.2 martin }
410 1.4.4.2 martin reg = SPIREG_READ(sc, SPI_TXFLR);
411 1.4.4.2 martin avail = SPI_FIFOLEN - __SHIFTOUT(reg, SPI_TXFLR_TXFLR);
412 1.4.4.2 martin if (avail > 0 && sc->sc_wchunk != NULL) {
413 1.4.4.2 martin rk_spi_txfifo_fill(sc, avail);
414 1.4.4.2 martin again = true;
415 1.4.4.2 martin }
416 1.4.4.2 martin }
417 1.4.4.2 martin }
418 1.4.4.2 martin
419 1.4.4.2 martin static void
420 1.4.4.2 martin rk_spi_set_interrupt_mask(struct rk_spi_softc * const sc)
421 1.4.4.2 martin {
422 1.4.4.2 martin uint32_t imr = SPI_IMR_RFOIM | SPI_IMR_RFUIM | SPI_IMR_TFOIM;
423 1.4.4.2 martin int len;
424 1.4.4.2 martin
425 1.4.4.2 martin /*
426 1.4.4.2 martin * Delay rx interrupts until the FIFO has the # of bytes we'd
427 1.4.4.2 martin * ideally like to receive, or FIFO is half full.
428 1.4.4.2 martin */
429 1.4.4.2 martin len = sc->sc_rchunk != NULL
430 1.4.4.2 martin ? MIN(sc->sc_rchunk->chunk_rresid, SPI_FIFOLEN / 2) : 0;
431 1.4.4.2 martin if (len > 0) {
432 1.4.4.2 martin SPIREG_WRITE(sc, SPI_RXFTLR, len - 1);
433 1.4.4.2 martin imr |= SPI_IMR_RFFIM;
434 1.4.4.2 martin }
435 1.4.4.2 martin
436 1.4.4.2 martin /*
437 1.4.4.2 martin * Delay tx interrupts until the FIFO can accept the # of bytes we'd
438 1.4.4.2 martin * ideally like to transmit, or the FIFO is half empty.
439 1.4.4.2 martin */
440 1.4.4.2 martin len = sc->sc_wchunk != NULL
441 1.4.4.2 martin ? MIN(sc->sc_wchunk->chunk_wresid, SPI_FIFOLEN / 2) : 0;
442 1.4.4.2 martin if (len > 0) {
443 1.4.4.2 martin SPIREG_WRITE(sc, SPI_TXFTLR, SPI_FIFOLEN - len);
444 1.4.4.2 martin imr |= SPI_IMR_TFEIM;
445 1.4.4.2 martin }
446 1.4.4.2 martin
447 1.4.4.2 martin /* If xfer is done, then interrupt as soon as the tx fifo is empty. */
448 1.4.4.2 martin if (!ISSET(imr, (SPI_IMR_RFFIM | SPI_IMR_TFEIM))) {
449 1.4.4.2 martin SPIREG_WRITE(sc, SPI_TXFTLR, 0);
450 1.4.4.2 martin imr |= SPI_IMR_TFEIM;
451 1.4.4.2 martin }
452 1.4.4.2 martin
453 1.4.4.2 martin SPIREG_WRITE(sc, SPI_IMR, imr);
454 1.4.4.2 martin }
455 1.4.4.2 martin
456 1.4.4.2 martin static void
457 1.4.4.2 martin rk_spi_start(struct rk_spi_softc * const sc)
458 1.4.4.2 martin {
459 1.4.4.2 martin struct spi_transfer *st;
460 1.4.4.2 martin
461 1.4.4.2 martin while ((st = spi_transq_first(&sc->sc_q)) != NULL) {
462 1.4.4.2 martin spi_transq_dequeue(&sc->sc_q);
463 1.4.4.2 martin KASSERT(sc->sc_transfer == NULL);
464 1.4.4.2 martin sc->sc_transfer = st;
465 1.4.4.2 martin sc->sc_rchunk = sc->sc_wchunk = st->st_chunks;
466 1.4.4.2 martin sc->sc_running = true;
467 1.4.4.2 martin
468 1.4.4.2 martin KASSERT(st->st_slave < sc->sc_spi.sct_nslaves);
469 1.4.4.2 martin SPIREG_WRITE(sc, SPI_SER, 1 << st->st_slave);
470 1.4.4.2 martin
471 1.4.4.2 martin rk_spi_rxtx(sc);
472 1.4.4.2 martin rk_spi_set_interrupt_mask(sc);
473 1.4.4.2 martin
474 1.4.4.2 martin if (!cold)
475 1.4.4.2 martin return;
476 1.4.4.2 martin
477 1.4.4.2 martin for (;;) {
478 1.4.4.2 martin (void) rk_spi_intr(sc);
479 1.4.4.2 martin if (ISSET(st->st_flags, SPI_F_DONE))
480 1.4.4.2 martin break;
481 1.4.4.2 martin }
482 1.4.4.2 martin }
483 1.4.4.2 martin sc->sc_running = false;
484 1.4.4.2 martin }
485 1.4.4.2 martin
486 1.4.4.2 martin static int
487 1.4.4.2 martin rk_spi_intr(void *cookie)
488 1.4.4.2 martin {
489 1.4.4.2 martin struct rk_spi_softc * const sc = cookie;
490 1.4.4.2 martin struct spi_transfer *st;
491 1.4.4.2 martin uint32_t isr;
492 1.4.4.2 martin uint32_t sr;
493 1.4.4.2 martin uint32_t icr = SPI_ICR_CCI;
494 1.4.4.2 martin
495 1.4.4.2 martin isr = SPIREG_READ(sc, SPI_ISR);
496 1.4.4.2 martin if (!isr)
497 1.4.4.2 martin return 0;
498 1.4.4.2 martin
499 1.4.4.2 martin if (ISSET(isr, SPI_ISR_RFOIS)) {
500 1.4.4.2 martin device_printf(sc->sc_dev, "RXFIFO overflow\n");
501 1.4.4.2 martin icr |= SPI_ICR_CRFOI;
502 1.4.4.2 martin }
503 1.4.4.2 martin if (ISSET(isr, SPI_ISR_RFUIS)) {
504 1.4.4.2 martin device_printf(sc->sc_dev, "RXFIFO underflow\n");
505 1.4.4.2 martin icr |= SPI_ICR_CRFUI;
506 1.4.4.2 martin }
507 1.4.4.2 martin if (ISSET(isr, SPI_ISR_TFOIS)) {
508 1.4.4.2 martin device_printf(sc->sc_dev, "TXFIFO overflow\n");
509 1.4.4.2 martin icr |= SPI_ICR_CTFOI;
510 1.4.4.2 martin }
511 1.4.4.2 martin
512 1.4.4.2 martin rk_spi_rxtx(sc);
513 1.4.4.2 martin
514 1.4.4.2 martin if (sc->sc_rchunk == NULL && sc->sc_wchunk == NULL) {
515 1.4.4.2 martin do {
516 1.4.4.2 martin sr = SPIREG_READ(sc, SPI_SR);
517 1.4.4.2 martin } while (ISSET(sr, SPI_SR_BSF));
518 1.4.4.2 martin SPIREG_WRITE(sc, SPI_IMR, 0);
519 1.4.4.2 martin SPIREG_WRITE(sc, SPI_SER, 0);
520 1.4.4.2 martin st = sc->sc_transfer;
521 1.4.4.2 martin sc->sc_transfer = NULL;
522 1.4.4.2 martin KASSERT(st != NULL);
523 1.4.4.2 martin spi_done(st, 0);
524 1.4.4.2 martin sc->sc_running = false;
525 1.4.4.2 martin } else {
526 1.4.4.2 martin rk_spi_set_interrupt_mask(sc);
527 1.4.4.2 martin }
528 1.4.4.2 martin
529 1.4.4.2 martin SPIREG_WRITE(sc, SPI_ICR, icr);
530 1.4.4.2 martin
531 1.4.4.2 martin return 1;
532 1.4.4.2 martin }
533