rk_vop.c revision 1.13 1 1.13 riastrad /* $NetBSD: rk_vop.c,v 1.13 2021/12/19 12:43:37 riastradh Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2019 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.13 riastrad __KERNEL_RCSID(0, "$NetBSD: rk_vop.c,v 1.13 2021/12/19 12:43:37 riastradh Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.12 riastrad #include <sys/conf.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/intr.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill #include <sys/sysctl.h>
39 1.12 riastrad #include <sys/systm.h>
40 1.12 riastrad
41 1.12 riastrad #include <dev/fdt/fdt_port.h>
42 1.12 riastrad #include <dev/fdt/fdtvar.h>
43 1.12 riastrad
44 1.12 riastrad #include <arm/rockchip/rk_drm.h>
45 1.1 jmcneill
46 1.13 riastrad #include <drm/drm_atomic.h>
47 1.13 riastrad #include <drm/drm_atomic_helper.h>
48 1.1 jmcneill #include <drm/drm_crtc.h>
49 1.1 jmcneill #include <drm/drm_crtc_helper.h>
50 1.12 riastrad #include <drm/drm_drv.h>
51 1.11 riastrad #include <drm/drm_fourcc.h>
52 1.1 jmcneill #include <drm/drm_plane_helper.h>
53 1.1 jmcneill
54 1.1 jmcneill #define VOP_REG_CFG_DONE 0x0000
55 1.1 jmcneill #define REG_LOAD_EN __BIT(0)
56 1.1 jmcneill #define VOP_SYS_CTRL 0x0008
57 1.1 jmcneill #define VOP_STANDBY_EN __BIT(22)
58 1.1 jmcneill #define MIPI_OUT_EN __BIT(15)
59 1.1 jmcneill #define EDP_OUT_EN __BIT(14)
60 1.1 jmcneill #define HDMI_OUT_EN __BIT(13)
61 1.1 jmcneill #define RGB_OUT_EN __BIT(12)
62 1.1 jmcneill #define VOP_DSP_CTRL0 0x0010
63 1.1 jmcneill #define DSP_OUT_MODE __BITS(3,0)
64 1.1 jmcneill #define DSP_OUT_MODE_RGB888 0
65 1.1 jmcneill #define DSP_OUT_MODE_RGBaaa 15
66 1.1 jmcneill #define VOP_DSP_CTRL1 0x0014
67 1.1 jmcneill #define VOP_WIN0_CTRL 0x0030
68 1.1 jmcneill #define WIN0_LB_MODE __BITS(7,5)
69 1.1 jmcneill #define WIN0_LB_MODE_RGB_3840X2 2
70 1.1 jmcneill #define WIN0_LB_MODE_RGB_2560X4 3
71 1.1 jmcneill #define WIN0_LB_MODE_RGB_1920X5 4
72 1.1 jmcneill #define WIN0_LB_MODE_RGB_1280X8 5
73 1.1 jmcneill #define WIN0_DATA_FMT __BITS(3,1)
74 1.1 jmcneill #define WIN0_DATA_FMT_ARGB888 0
75 1.1 jmcneill #define WIN0_EN __BIT(0)
76 1.1 jmcneill #define VOP_WIN0_COLOR_KEY 0x0038
77 1.1 jmcneill #define VOP_WIN0_VIR 0x003c
78 1.1 jmcneill #define WIN0_VIR_STRIDE __BITS(13,0)
79 1.1 jmcneill #define VOP_WIN0_YRGB_MST 0x0040
80 1.1 jmcneill #define VOP_WIN0_ACT_INFO 0x0048
81 1.1 jmcneill #define WIN0_ACT_HEIGHT __BITS(28,16)
82 1.1 jmcneill #define WIN0_ACT_WIDTH __BITS(12,0)
83 1.1 jmcneill #define VOP_WIN0_DSP_INFO 0x004c
84 1.1 jmcneill #define WIN0_DSP_HEIGHT __BITS(27,16)
85 1.1 jmcneill #define WIN0_DSP_WIDTH __BITS(11,0)
86 1.1 jmcneill #define VOP_WIN0_DSP_ST 0x0050
87 1.1 jmcneill #define WIN0_DSP_YST __BITS(28,16)
88 1.1 jmcneill #define WIN0_DSP_XST __BITS(12,0)
89 1.1 jmcneill #define VOP_POST_DSP_HACT_INFO 0x0170
90 1.1 jmcneill #define DSP_HACT_ST_POST __BITS(28,16)
91 1.1 jmcneill #define DSP_HACT_END_POST __BITS(12,0)
92 1.1 jmcneill #define VOP_POST_DSP_VACT_INFO 0x0174
93 1.1 jmcneill #define DSP_VACT_ST_POST __BITS(28,16)
94 1.1 jmcneill #define DSP_VACT_END_POST __BITS(12,0)
95 1.1 jmcneill #define VOP_DSP_HTOTAL_HS_END 0x0188
96 1.2 jmcneill #define DSP_HS_END __BITS(28,16)
97 1.2 jmcneill #define DSP_HTOTAL __BITS(12,0)
98 1.1 jmcneill #define VOP_DSP_HACT_ST_END 0x018c
99 1.1 jmcneill #define DSP_HACT_ST __BITS(28,16)
100 1.1 jmcneill #define DSP_HACT_END __BITS(12,0)
101 1.1 jmcneill #define VOP_DSP_VTOTAL_VS_END 0x0190
102 1.2 jmcneill #define DSP_VS_END __BITS(28,16)
103 1.2 jmcneill #define DSP_VTOTAL __BITS(12,0)
104 1.1 jmcneill #define VOP_DSP_VACT_ST_END 0x0194
105 1.1 jmcneill #define DSP_VACT_ST __BITS(28,16)
106 1.1 jmcneill #define DSP_VACT_END __BITS(12,0)
107 1.1 jmcneill
108 1.1 jmcneill /*
109 1.1 jmcneill * Polarity fields are in different locations depending on SoC and output type,
110 1.1 jmcneill * but always in the same order.
111 1.1 jmcneill */
112 1.1 jmcneill #define DSP_DCLK_POL __BIT(3)
113 1.1 jmcneill #define DSP_DEN_POL __BIT(2)
114 1.1 jmcneill #define DSP_VSYNC_POL __BIT(1)
115 1.1 jmcneill #define DSP_HSYNC_POL __BIT(0)
116 1.1 jmcneill
117 1.1 jmcneill enum vop_ep_type {
118 1.1 jmcneill VOP_EP_MIPI,
119 1.1 jmcneill VOP_EP_EDP,
120 1.1 jmcneill VOP_EP_HDMI,
121 1.1 jmcneill VOP_EP_MIPI1,
122 1.1 jmcneill VOP_EP_DP,
123 1.1 jmcneill VOP_NEP
124 1.1 jmcneill };
125 1.1 jmcneill
126 1.1 jmcneill struct rk_vop_softc;
127 1.1 jmcneill struct rk_vop_config;
128 1.1 jmcneill
129 1.1 jmcneill struct rk_vop_crtc {
130 1.1 jmcneill struct drm_crtc base;
131 1.1 jmcneill struct rk_vop_softc *sc;
132 1.1 jmcneill };
133 1.1 jmcneill
134 1.13 riastrad struct rk_vop_plane {
135 1.13 riastrad struct drm_plane base;
136 1.13 riastrad struct rk_vop_softc *sc;
137 1.13 riastrad };
138 1.13 riastrad
139 1.1 jmcneill struct rk_vop_softc {
140 1.1 jmcneill device_t sc_dev;
141 1.1 jmcneill bus_space_tag_t sc_bst;
142 1.1 jmcneill bus_space_handle_t sc_bsh;
143 1.1 jmcneill int sc_phandle;
144 1.1 jmcneill
145 1.1 jmcneill struct clk *sc_dclk;
146 1.1 jmcneill
147 1.13 riastrad struct rk_vop_plane sc_plane;
148 1.1 jmcneill struct rk_vop_crtc sc_crtc;
149 1.1 jmcneill
150 1.1 jmcneill struct fdt_device_ports sc_ports;
151 1.1 jmcneill
152 1.7 thorpej const struct rk_vop_config *sc_conf;
153 1.1 jmcneill };
154 1.1 jmcneill
155 1.1 jmcneill #define to_rk_vop_crtc(x) container_of(x, struct rk_vop_crtc, base)
156 1.13 riastrad #define to_rk_vop_plane(x) container_of(x, struct rk_vop_plane, base)
157 1.1 jmcneill
158 1.1 jmcneill #define RD4(sc, reg) \
159 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
160 1.1 jmcneill #define WR4(sc, reg, val) \
161 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
162 1.1 jmcneill
163 1.1 jmcneill struct rk_vop_config {
164 1.1 jmcneill const char *descr;
165 1.1 jmcneill u_int out_mode;
166 1.1 jmcneill void (*init)(struct rk_vop_softc *);
167 1.1 jmcneill void (*set_polarity)(struct rk_vop_softc *,
168 1.1 jmcneill enum vop_ep_type, uint32_t);
169 1.1 jmcneill };
170 1.1 jmcneill
171 1.13 riastrad static const uint32_t rk_vop_layer_formats[] = {
172 1.13 riastrad DRM_FORMAT_ARGB8888,
173 1.13 riastrad DRM_FORMAT_XRGB8888,
174 1.13 riastrad };
175 1.13 riastrad
176 1.13 riastrad static const uint64_t rk_vop_layer_modifiers[] = {
177 1.13 riastrad DRM_FORMAT_MOD_LINEAR,
178 1.13 riastrad DRM_FORMAT_MOD_INVALID
179 1.13 riastrad };
180 1.13 riastrad
181 1.1 jmcneill #define RK3399_VOP_MIPI_POL __BITS(31,28)
182 1.1 jmcneill #define RK3399_VOP_EDP_POL __BITS(27,24)
183 1.1 jmcneill #define RK3399_VOP_HDMI_POL __BITS(23,20)
184 1.1 jmcneill #define RK3399_VOP_DP_POL __BITS(19,16)
185 1.1 jmcneill
186 1.1 jmcneill #define RK3399_VOP_SYS_CTRL_ENABLE __BIT(11)
187 1.1 jmcneill
188 1.1 jmcneill static void
189 1.1 jmcneill rk3399_vop_set_polarity(struct rk_vop_softc *sc, enum vop_ep_type ep_type, uint32_t pol)
190 1.1 jmcneill {
191 1.1 jmcneill uint32_t mask, val;
192 1.1 jmcneill
193 1.1 jmcneill switch (ep_type) {
194 1.1 jmcneill case VOP_EP_MIPI:
195 1.1 jmcneill case VOP_EP_MIPI1:
196 1.1 jmcneill mask = RK3399_VOP_MIPI_POL;
197 1.1 jmcneill break;
198 1.1 jmcneill case VOP_EP_EDP:
199 1.1 jmcneill mask = RK3399_VOP_EDP_POL;
200 1.1 jmcneill break;
201 1.1 jmcneill case VOP_EP_HDMI:
202 1.1 jmcneill mask = RK3399_VOP_HDMI_POL;
203 1.1 jmcneill break;
204 1.1 jmcneill case VOP_EP_DP:
205 1.1 jmcneill mask = RK3399_VOP_DP_POL;
206 1.1 jmcneill break;
207 1.1 jmcneill default:
208 1.1 jmcneill return;
209 1.1 jmcneill }
210 1.1 jmcneill
211 1.1 jmcneill val = RD4(sc, VOP_DSP_CTRL1);
212 1.1 jmcneill val &= ~mask;
213 1.1 jmcneill val |= __SHIFTIN(pol, mask);
214 1.1 jmcneill WR4(sc, VOP_DSP_CTRL1, val);
215 1.1 jmcneill }
216 1.1 jmcneill
217 1.1 jmcneill static void
218 1.1 jmcneill rk3399_vop_init(struct rk_vop_softc *sc)
219 1.1 jmcneill {
220 1.1 jmcneill uint32_t val;
221 1.1 jmcneill
222 1.1 jmcneill val = RD4(sc, VOP_SYS_CTRL);
223 1.1 jmcneill val |= RK3399_VOP_SYS_CTRL_ENABLE;
224 1.1 jmcneill WR4(sc, VOP_SYS_CTRL, val);
225 1.1 jmcneill }
226 1.1 jmcneill
227 1.1 jmcneill static const struct rk_vop_config rk3399_vop_lit_config = {
228 1.1 jmcneill .descr = "RK3399 VOPL",
229 1.1 jmcneill .out_mode = DSP_OUT_MODE_RGB888,
230 1.1 jmcneill .init = rk3399_vop_init,
231 1.1 jmcneill .set_polarity = rk3399_vop_set_polarity,
232 1.1 jmcneill };
233 1.1 jmcneill
234 1.1 jmcneill static const struct rk_vop_config rk3399_vop_big_config = {
235 1.1 jmcneill .descr = "RK3399 VOPB",
236 1.1 jmcneill .out_mode = DSP_OUT_MODE_RGBaaa,
237 1.1 jmcneill .init = rk3399_vop_init,
238 1.1 jmcneill .set_polarity = rk3399_vop_set_polarity,
239 1.1 jmcneill };
240 1.1 jmcneill
241 1.7 thorpej static const struct device_compatible_entry compat_data[] = {
242 1.7 thorpej { .compat = "rockchip,rk3399-vop-big",
243 1.7 thorpej .data = &rk3399_vop_big_config },
244 1.7 thorpej { .compat = "rockchip,rk3399-vop-lit",
245 1.7 thorpej .data = &rk3399_vop_lit_config },
246 1.7 thorpej
247 1.9 thorpej DEVICE_COMPAT_EOL
248 1.1 jmcneill };
249 1.1 jmcneill
250 1.1 jmcneill static int
251 1.13 riastrad rk_vop_plane_atomic_check(struct drm_plane *plane,
252 1.13 riastrad struct drm_plane_state *state)
253 1.13 riastrad {
254 1.13 riastrad struct drm_crtc_state *crtc_state;
255 1.13 riastrad
256 1.13 riastrad if (state->crtc == NULL)
257 1.13 riastrad return 0;
258 1.13 riastrad
259 1.13 riastrad crtc_state = drm_atomic_get_new_crtc_state(state->state, state->crtc);
260 1.13 riastrad if (IS_ERR(crtc_state))
261 1.13 riastrad return PTR_ERR(crtc_state);
262 1.13 riastrad
263 1.13 riastrad return drm_atomic_helper_check_plane_state(state, crtc_state,
264 1.13 riastrad DRM_PLANE_HELPER_NO_SCALING, DRM_PLANE_HELPER_NO_SCALING,
265 1.13 riastrad false, true);
266 1.13 riastrad }
267 1.13 riastrad
268 1.13 riastrad static void
269 1.13 riastrad rk_vop_plane_atomic_update(struct drm_plane *plane,
270 1.13 riastrad struct drm_plane_state *old_state)
271 1.1 jmcneill {
272 1.13 riastrad struct rk_vop_plane *vop_plane = to_rk_vop_plane(plane);
273 1.13 riastrad struct rk_vop_softc * const sc = vop_plane->sc;
274 1.13 riastrad struct rk_drm_framebuffer *sfb =
275 1.13 riastrad to_rk_drm_framebuffer(plane->state->fb);
276 1.13 riastrad struct drm_display_mode *mode = &plane->state->crtc->mode;
277 1.13 riastrad struct drm_rect *src = &plane->state->src;
278 1.13 riastrad struct drm_rect *dst = &plane->state->dst;
279 1.13 riastrad uint32_t act_width, act_height, dsp_width, dsp_height;
280 1.13 riastrad uint32_t htotal, hsync_start;
281 1.13 riastrad uint32_t vtotal, vsync_start;
282 1.13 riastrad uint32_t lb_mode;
283 1.13 riastrad uint32_t block_h, block_w, x, y, block_start_y, num_hblocks;
284 1.13 riastrad uint64_t paddr;
285 1.13 riastrad uint32_t val;
286 1.13 riastrad
287 1.13 riastrad act_width = drm_rect_width(src) >> 16;
288 1.13 riastrad act_height = drm_rect_height(src) >> 16;
289 1.13 riastrad val = __SHIFTIN(act_width - 1, WIN0_ACT_WIDTH) |
290 1.13 riastrad __SHIFTIN(act_height - 1, WIN0_ACT_HEIGHT);
291 1.13 riastrad WR4(sc, VOP_WIN0_ACT_INFO, val);
292 1.13 riastrad
293 1.13 riastrad dsp_width = drm_rect_width(dst);
294 1.13 riastrad dsp_height = drm_rect_height(dst);
295 1.13 riastrad val = __SHIFTIN(dsp_width - 1, WIN0_DSP_WIDTH) |
296 1.13 riastrad __SHIFTIN(dsp_height - 1, WIN0_DSP_HEIGHT);
297 1.13 riastrad WR4(sc, VOP_WIN0_DSP_INFO, val);
298 1.13 riastrad
299 1.13 riastrad htotal = mode->htotal;
300 1.13 riastrad hsync_start = mode->hsync_start;
301 1.13 riastrad vtotal = mode->vtotal;
302 1.13 riastrad vsync_start = mode->vsync_start;
303 1.13 riastrad val = __SHIFTIN(dst->x1 + htotal - hsync_start, WIN0_DSP_XST) |
304 1.13 riastrad __SHIFTIN(dst->y1 + vtotal - vsync_start, WIN0_DSP_YST);
305 1.13 riastrad WR4(sc, VOP_WIN0_DSP_ST, val);
306 1.13 riastrad
307 1.13 riastrad WR4(sc, VOP_WIN0_COLOR_KEY, 0);
308 1.13 riastrad
309 1.13 riastrad if (act_width > 2560)
310 1.13 riastrad lb_mode = WIN0_LB_MODE_RGB_3840X2;
311 1.13 riastrad else if (act_width > 1920)
312 1.13 riastrad lb_mode = WIN0_LB_MODE_RGB_2560X4;
313 1.13 riastrad else if (act_width > 1280)
314 1.13 riastrad lb_mode = WIN0_LB_MODE_RGB_1920X5;
315 1.13 riastrad else
316 1.13 riastrad lb_mode = WIN0_LB_MODE_RGB_1280X8;
317 1.13 riastrad val = __SHIFTIN(lb_mode, WIN0_LB_MODE) |
318 1.13 riastrad __SHIFTIN(WIN0_DATA_FMT_ARGB888, WIN0_DATA_FMT) |
319 1.13 riastrad WIN0_EN;
320 1.13 riastrad WR4(sc, VOP_WIN0_CTRL, val);
321 1.13 riastrad
322 1.13 riastrad paddr = (uint64_t)sfb->obj->dmamap->dm_segs[0].ds_addr;
323 1.13 riastrad paddr += sfb->base.offsets[0];
324 1.1 jmcneill
325 1.13 riastrad block_h = drm_format_info_block_height(sfb->base.format, 0);
326 1.13 riastrad block_w = drm_format_info_block_width(sfb->base.format, 0);
327 1.13 riastrad x = plane->state->src_x >> 16;
328 1.13 riastrad y = plane->state->src_y >> 16;
329 1.13 riastrad block_start_y = (y / block_h) * block_h;
330 1.13 riastrad num_hblocks = x / block_w;
331 1.1 jmcneill
332 1.13 riastrad paddr += block_start_y * sfb->base.pitches[0];
333 1.13 riastrad paddr += sfb->base.format->char_per_block[0] * num_hblocks;
334 1.7 thorpej
335 1.13 riastrad DRM_DEBUG_KMS("[PLANE:%s] fb=%p paddr=0x%lx\n", plane->name, sfb, paddr);
336 1.5 jakllsch
337 1.1 jmcneill KASSERT((paddr & ~0xffffffff) == 0);
338 1.1 jmcneill
339 1.13 riastrad val = __SHIFTIN(sfb->base.pitches[0] / 4, WIN0_VIR_STRIDE);
340 1.13 riastrad WR4(sc, VOP_WIN0_VIR, val);
341 1.5 jakllsch
342 1.1 jmcneill /* Framebuffer start address */
343 1.1 jmcneill WR4(sc, VOP_WIN0_YRGB_MST, (uint32_t)paddr);
344 1.13 riastrad }
345 1.1 jmcneill
346 1.13 riastrad static void
347 1.13 riastrad rk_vop_plane_atomic_disable(struct drm_plane *plane, struct drm_plane_state *state)
348 1.13 riastrad {
349 1.13 riastrad DRM_DEBUG_KMS("[PLANE:%s] disable TODO\n", plane->name);
350 1.1 jmcneill }
351 1.1 jmcneill
352 1.13 riastrad static const struct drm_plane_helper_funcs rk_vop_plane_helper_funcs = {
353 1.13 riastrad .atomic_check = rk_vop_plane_atomic_check,
354 1.13 riastrad .atomic_update = rk_vop_plane_atomic_update,
355 1.13 riastrad .atomic_disable = rk_vop_plane_atomic_disable,
356 1.13 riastrad #if 0
357 1.13 riastrad .prepare_fb = drm_gem_vram_plane_helper_prepare_fb,
358 1.13 riastrad .cleanup_fb = drm_gem_vram_plane_helper_cleanup_fb,
359 1.13 riastrad #endif
360 1.13 riastrad };
361 1.13 riastrad
362 1.13 riastrad static bool
363 1.13 riastrad rk_vop_format_mod_supported(struct drm_plane *plane, uint32_t format,
364 1.13 riastrad uint64_t modifier)
365 1.1 jmcneill {
366 1.13 riastrad return modifier == DRM_FORMAT_MOD_LINEAR;
367 1.1 jmcneill }
368 1.1 jmcneill
369 1.13 riastrad static const struct drm_plane_funcs rk_vop_plane_funcs = {
370 1.13 riastrad .update_plane = drm_atomic_helper_update_plane,
371 1.13 riastrad .disable_plane = drm_atomic_helper_disable_plane,
372 1.13 riastrad .destroy = drm_plane_cleanup,
373 1.13 riastrad .reset = drm_atomic_helper_plane_reset,
374 1.13 riastrad .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
375 1.13 riastrad .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
376 1.13 riastrad .format_mod_supported = rk_vop_format_mod_supported,
377 1.1 jmcneill };
378 1.1 jmcneill
379 1.1 jmcneill static void
380 1.1 jmcneill rk_vop_dpms(struct drm_crtc *crtc, int mode)
381 1.1 jmcneill {
382 1.6 mrg struct rk_vop_crtc *mixer_crtc = to_rk_vop_crtc(crtc);
383 1.6 mrg struct rk_vop_softc * const sc = mixer_crtc->sc;
384 1.6 mrg uint32_t val;
385 1.6 mrg
386 1.6 mrg val = RD4(sc, VOP_SYS_CTRL);
387 1.6 mrg
388 1.6 mrg switch (mode) {
389 1.6 mrg case DRM_MODE_DPMS_ON:
390 1.6 mrg val &= ~VOP_STANDBY_EN;
391 1.6 mrg break;
392 1.6 mrg case DRM_MODE_DPMS_STANDBY:
393 1.6 mrg case DRM_MODE_DPMS_SUSPEND:
394 1.6 mrg case DRM_MODE_DPMS_OFF:
395 1.6 mrg val |= VOP_STANDBY_EN;
396 1.6 mrg break;
397 1.6 mrg }
398 1.6 mrg
399 1.6 mrg WR4(sc, VOP_SYS_CTRL, val);
400 1.6 mrg
401 1.6 mrg /* Commit settings */
402 1.6 mrg WR4(sc, VOP_REG_CFG_DONE, REG_LOAD_EN);
403 1.1 jmcneill }
404 1.1 jmcneill
405 1.13 riastrad static int
406 1.13 riastrad rk_vop_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
407 1.1 jmcneill {
408 1.13 riastrad bool enabled = state->plane_mask & drm_plane_mask(crtc->primary);
409 1.13 riastrad
410 1.13 riastrad if (enabled != state->enable)
411 1.13 riastrad return -EINVAL;
412 1.13 riastrad
413 1.13 riastrad return drm_atomic_add_affected_planes(state->state, crtc);
414 1.1 jmcneill }
415 1.1 jmcneill
416 1.13 riastrad static void
417 1.13 riastrad rk_vop_atomic_enable(struct drm_crtc *crtc, struct drm_crtc_state *state)
418 1.1 jmcneill {
419 1.1 jmcneill struct rk_vop_crtc *mixer_crtc = to_rk_vop_crtc(crtc);
420 1.1 jmcneill struct rk_vop_softc * const sc = mixer_crtc->sc;
421 1.13 riastrad struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
422 1.1 jmcneill uint32_t val;
423 1.4 jakllsch u_int pol;
424 1.4 jakllsch int connector_type = 0;
425 1.11 riastrad struct drm_connector *connector;
426 1.11 riastrad struct drm_connector_list_iter conn_iter;
427 1.13 riastrad int error;
428 1.1 jmcneill
429 1.1 jmcneill const u_int hactive = adjusted_mode->hdisplay;
430 1.1 jmcneill const u_int hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
431 1.1 jmcneill const u_int hback_porch = adjusted_mode->htotal - adjusted_mode->hsync_end;
432 1.4 jakllsch const u_int hfront_porch = adjusted_mode->hsync_start - adjusted_mode->hdisplay;
433 1.1 jmcneill
434 1.1 jmcneill const u_int vactive = adjusted_mode->vdisplay;
435 1.1 jmcneill const u_int vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
436 1.1 jmcneill const u_int vback_porch = adjusted_mode->vtotal - adjusted_mode->vsync_end;
437 1.4 jakllsch const u_int vfront_porch = adjusted_mode->vsync_start - adjusted_mode->vdisplay;
438 1.1 jmcneill
439 1.1 jmcneill error = clk_set_rate(sc->sc_dclk, adjusted_mode->clock * 1000);
440 1.13 riastrad if (error)
441 1.1 jmcneill DRM_ERROR("couldn't set pixel clock: %d\n", error);
442 1.1 jmcneill
443 1.4 jakllsch pol = DSP_DCLK_POL;
444 1.4 jakllsch if ((adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) != 0)
445 1.4 jakllsch pol |= DSP_HSYNC_POL;
446 1.4 jakllsch if ((adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) != 0)
447 1.4 jakllsch pol |= DSP_VSYNC_POL;
448 1.4 jakllsch
449 1.11 riastrad drm_connector_list_iter_begin(crtc->dev, &conn_iter);
450 1.11 riastrad drm_for_each_connector_iter(connector, &conn_iter) {
451 1.11 riastrad if (connector->encoder == NULL)
452 1.4 jakllsch continue;
453 1.4 jakllsch if (connector->encoder->crtc == crtc) {
454 1.4 jakllsch connector_type = connector->connector_type;
455 1.4 jakllsch break;
456 1.4 jakllsch }
457 1.4 jakllsch }
458 1.11 riastrad drm_connector_list_iter_end(&conn_iter);
459 1.4 jakllsch
460 1.4 jakllsch switch (connector_type) {
461 1.4 jakllsch case DRM_MODE_CONNECTOR_HDMIA:
462 1.4 jakllsch sc->sc_conf->set_polarity(sc, VOP_EP_HDMI, pol);
463 1.4 jakllsch break;
464 1.4 jakllsch case DRM_MODE_CONNECTOR_eDP:
465 1.4 jakllsch sc->sc_conf->set_polarity(sc, VOP_EP_EDP, pol);
466 1.4 jakllsch break;
467 1.4 jakllsch }
468 1.4 jakllsch
469 1.4 jakllsch val = RD4(sc, VOP_SYS_CTRL);
470 1.4 jakllsch val &= ~VOP_STANDBY_EN;
471 1.4 jakllsch val &= ~(MIPI_OUT_EN|EDP_OUT_EN|HDMI_OUT_EN|RGB_OUT_EN);
472 1.4 jakllsch
473 1.4 jakllsch switch (connector_type) {
474 1.4 jakllsch case DRM_MODE_CONNECTOR_HDMIA:
475 1.4 jakllsch val |= HDMI_OUT_EN;
476 1.4 jakllsch break;
477 1.4 jakllsch case DRM_MODE_CONNECTOR_eDP:
478 1.4 jakllsch val |= EDP_OUT_EN;
479 1.4 jakllsch break;
480 1.4 jakllsch }
481 1.4 jakllsch WR4(sc, VOP_SYS_CTRL, val);
482 1.4 jakllsch
483 1.4 jakllsch val = RD4(sc, VOP_DSP_CTRL0);
484 1.4 jakllsch val &= ~DSP_OUT_MODE;
485 1.4 jakllsch val |= __SHIFTIN(sc->sc_conf->out_mode, DSP_OUT_MODE);
486 1.4 jakllsch WR4(sc, VOP_DSP_CTRL0, val);
487 1.4 jakllsch
488 1.4 jakllsch val = __SHIFTIN(hsync_len + hback_porch, DSP_HACT_ST_POST) |
489 1.4 jakllsch __SHIFTIN(hsync_len + hback_porch + hactive, DSP_HACT_END_POST);
490 1.4 jakllsch WR4(sc, VOP_POST_DSP_HACT_INFO, val);
491 1.4 jakllsch
492 1.4 jakllsch val = __SHIFTIN(hsync_len + hback_porch, DSP_HACT_ST) |
493 1.4 jakllsch __SHIFTIN(hsync_len + hback_porch + hactive, DSP_HACT_END);
494 1.4 jakllsch WR4(sc, VOP_DSP_HACT_ST_END, val);
495 1.4 jakllsch
496 1.4 jakllsch val = __SHIFTIN(hsync_len, DSP_HTOTAL) |
497 1.4 jakllsch __SHIFTIN(hsync_len + hback_porch + hactive + hfront_porch, DSP_HS_END);
498 1.4 jakllsch WR4(sc, VOP_DSP_HTOTAL_HS_END, val);
499 1.4 jakllsch
500 1.4 jakllsch val = __SHIFTIN(vsync_len + vback_porch, DSP_VACT_ST_POST) |
501 1.4 jakllsch __SHIFTIN(vsync_len + vback_porch + vactive, DSP_VACT_END_POST);
502 1.4 jakllsch WR4(sc, VOP_POST_DSP_VACT_INFO, val);
503 1.4 jakllsch
504 1.4 jakllsch val = __SHIFTIN(vsync_len + vback_porch, DSP_VACT_ST) |
505 1.4 jakllsch __SHIFTIN(vsync_len + vback_porch + vactive, DSP_VACT_END);
506 1.4 jakllsch WR4(sc, VOP_DSP_VACT_ST_END, val);
507 1.4 jakllsch
508 1.4 jakllsch val = __SHIFTIN(vsync_len, DSP_VTOTAL) |
509 1.4 jakllsch __SHIFTIN(vsync_len + vback_porch + vactive + vfront_porch, DSP_VS_END);
510 1.4 jakllsch WR4(sc, VOP_DSP_VTOTAL_VS_END, val);
511 1.1 jmcneill }
512 1.1 jmcneill
513 1.1 jmcneill static void
514 1.13 riastrad rk_vop_atomic_flush(struct drm_crtc *crtc, struct drm_crtc_state *state)
515 1.1 jmcneill {
516 1.1 jmcneill struct rk_vop_crtc *mixer_crtc = to_rk_vop_crtc(crtc);
517 1.1 jmcneill struct rk_vop_softc * const sc = mixer_crtc->sc;
518 1.1 jmcneill
519 1.1 jmcneill /* Commit settings */
520 1.1 jmcneill WR4(sc, VOP_REG_CFG_DONE, REG_LOAD_EN);
521 1.1 jmcneill }
522 1.1 jmcneill
523 1.1 jmcneill static const struct drm_crtc_helper_funcs rk_vop_crtc_helper_funcs = {
524 1.1 jmcneill .dpms = rk_vop_dpms,
525 1.13 riastrad .atomic_check = rk_vop_atomic_check,
526 1.13 riastrad .atomic_enable = rk_vop_atomic_enable,
527 1.13 riastrad .atomic_flush = rk_vop_atomic_flush,
528 1.13 riastrad };
529 1.13 riastrad
530 1.13 riastrad static const struct drm_crtc_funcs rk_vop_crtc_funcs = {
531 1.13 riastrad .set_config = drm_atomic_helper_set_config,
532 1.13 riastrad .destroy = drm_crtc_cleanup,
533 1.13 riastrad .page_flip = drm_atomic_helper_page_flip,
534 1.13 riastrad .reset = drm_atomic_helper_crtc_reset,
535 1.13 riastrad .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
536 1.13 riastrad .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
537 1.1 jmcneill };
538 1.1 jmcneill
539 1.1 jmcneill static int
540 1.1 jmcneill rk_vop_ep_activate(device_t dev, struct fdt_endpoint *ep, bool activate)
541 1.1 jmcneill {
542 1.1 jmcneill struct rk_vop_softc * const sc = device_private(dev);
543 1.1 jmcneill struct drm_device *ddev;
544 1.13 riastrad int error;
545 1.1 jmcneill
546 1.1 jmcneill if (!activate)
547 1.1 jmcneill return EINVAL;
548 1.1 jmcneill
549 1.1 jmcneill ddev = rk_drm_port_device(&sc->sc_ports);
550 1.1 jmcneill if (ddev == NULL) {
551 1.1 jmcneill DRM_ERROR("couldn't find DRM device\n");
552 1.1 jmcneill return ENXIO;
553 1.1 jmcneill }
554 1.1 jmcneill
555 1.13 riastrad if (sc->sc_plane.sc == NULL) {
556 1.13 riastrad sc->sc_plane.sc = sc;
557 1.13 riastrad
558 1.13 riastrad error = drm_universal_plane_init(ddev, &sc->sc_plane.base, 0x3,
559 1.13 riastrad &rk_vop_plane_funcs,
560 1.13 riastrad rk_vop_layer_formats, __arraycount(rk_vop_layer_formats),
561 1.13 riastrad rk_vop_layer_modifiers,
562 1.13 riastrad DRM_PLANE_TYPE_PRIMARY,
563 1.13 riastrad NULL);
564 1.13 riastrad if (error) {
565 1.13 riastrad DRM_ERROR("couldn't initialize plane: %d\n", error);
566 1.13 riastrad return ENXIO;
567 1.13 riastrad }
568 1.13 riastrad drm_plane_helper_add(&sc->sc_plane.base, &rk_vop_plane_helper_funcs);
569 1.13 riastrad }
570 1.13 riastrad
571 1.1 jmcneill if (sc->sc_crtc.sc == NULL) {
572 1.1 jmcneill sc->sc_crtc.sc = sc;
573 1.1 jmcneill
574 1.13 riastrad drm_crtc_init_with_planes(ddev, &sc->sc_crtc.base,
575 1.13 riastrad &sc->sc_plane.base, NULL, &rk_vop_crtc_funcs, NULL);
576 1.1 jmcneill drm_crtc_helper_add(&sc->sc_crtc.base, &rk_vop_crtc_helper_funcs);
577 1.1 jmcneill
578 1.1 jmcneill aprint_debug_dev(dev, "using CRTC %d for %s\n",
579 1.1 jmcneill drm_crtc_index(&sc->sc_crtc.base), sc->sc_conf->descr);
580 1.1 jmcneill }
581 1.1 jmcneill
582 1.1 jmcneill const u_int ep_index = fdt_endpoint_index(ep);
583 1.4 jakllsch if (ep_index >= VOP_NEP) {
584 1.3 mrg DRM_ERROR("endpoint index %d out of range\n", ep_index);
585 1.3 mrg return ENXIO;
586 1.1 jmcneill }
587 1.1 jmcneill
588 1.1 jmcneill return fdt_endpoint_activate(ep, activate);
589 1.1 jmcneill }
590 1.1 jmcneill
591 1.1 jmcneill static void *
592 1.1 jmcneill rk_vop_ep_get_data(device_t dev, struct fdt_endpoint *ep)
593 1.1 jmcneill {
594 1.1 jmcneill struct rk_vop_softc * const sc = device_private(dev);
595 1.1 jmcneill
596 1.4 jakllsch return &sc->sc_crtc.base;
597 1.1 jmcneill }
598 1.1 jmcneill
599 1.1 jmcneill static int
600 1.1 jmcneill rk_vop_match(device_t parent, cfdata_t cf, void *aux)
601 1.1 jmcneill {
602 1.1 jmcneill struct fdt_attach_args * const faa = aux;
603 1.1 jmcneill
604 1.10 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
605 1.1 jmcneill }
606 1.1 jmcneill
607 1.1 jmcneill static void
608 1.1 jmcneill rk_vop_attach(device_t parent, device_t self, void *aux)
609 1.1 jmcneill {
610 1.1 jmcneill struct rk_vop_softc * const sc = device_private(self);
611 1.1 jmcneill struct fdt_attach_args * const faa = aux;
612 1.1 jmcneill const int phandle = faa->faa_phandle;
613 1.1 jmcneill const char * const reset_names[] = { "axi", "ahb", "dclk" };
614 1.1 jmcneill const char * const clock_names[] = { "aclk_vop", "hclk_vop" };
615 1.1 jmcneill struct fdtbus_reset *rst;
616 1.1 jmcneill bus_addr_t addr;
617 1.1 jmcneill bus_size_t size;
618 1.1 jmcneill u_int n;
619 1.1 jmcneill
620 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
621 1.1 jmcneill aprint_error(": couldn't get registers\n");
622 1.1 jmcneill return;
623 1.1 jmcneill }
624 1.1 jmcneill
625 1.1 jmcneill fdtbus_clock_assign(phandle);
626 1.1 jmcneill
627 1.1 jmcneill for (n = 0; n < __arraycount(reset_names); n++) {
628 1.1 jmcneill rst = fdtbus_reset_get(phandle, reset_names[n]);
629 1.1 jmcneill if (rst == NULL || fdtbus_reset_deassert(rst) != 0) {
630 1.1 jmcneill aprint_error(": couldn't de-assert reset %s\n", reset_names[n]);
631 1.1 jmcneill return;
632 1.1 jmcneill }
633 1.1 jmcneill }
634 1.1 jmcneill for (n = 0; n < __arraycount(clock_names); n++) {
635 1.1 jmcneill if (fdtbus_clock_enable(phandle, clock_names[n], true) != 0) {
636 1.1 jmcneill aprint_error(": couldn't enable clock %s\n", clock_names[n]);
637 1.1 jmcneill return;
638 1.1 jmcneill }
639 1.1 jmcneill }
640 1.1 jmcneill sc->sc_dclk = fdtbus_clock_get(phandle, "dclk_vop");
641 1.1 jmcneill if (sc->sc_dclk == NULL || clk_enable(sc->sc_dclk) != 0) {
642 1.1 jmcneill aprint_error(": couldn't enable clock %s\n", "dclk_vop");
643 1.1 jmcneill return;
644 1.1 jmcneill }
645 1.1 jmcneill
646 1.1 jmcneill sc->sc_dev = self;
647 1.1 jmcneill sc->sc_bst = faa->faa_bst;
648 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
649 1.1 jmcneill aprint_error(": couldn't map registers\n");
650 1.1 jmcneill return;
651 1.1 jmcneill }
652 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
653 1.10 thorpej sc->sc_conf = of_compatible_lookup(phandle, compat_data)->data;
654 1.1 jmcneill
655 1.1 jmcneill aprint_naive("\n");
656 1.1 jmcneill aprint_normal(": %s\n", sc->sc_conf->descr);
657 1.1 jmcneill
658 1.1 jmcneill if (sc->sc_conf->init != NULL)
659 1.1 jmcneill sc->sc_conf->init(sc);
660 1.1 jmcneill
661 1.1 jmcneill sc->sc_ports.dp_ep_activate = rk_vop_ep_activate;
662 1.1 jmcneill sc->sc_ports.dp_ep_get_data = rk_vop_ep_get_data;
663 1.4 jakllsch fdt_ports_register(&sc->sc_ports, self, phandle, EP_DRM_CRTC);
664 1.1 jmcneill
665 1.1 jmcneill const int port_phandle = of_find_firstchild_byname(phandle, "port");
666 1.1 jmcneill if (port_phandle > 0)
667 1.1 jmcneill rk_drm_register_port(port_phandle, &sc->sc_ports);
668 1.1 jmcneill }
669 1.1 jmcneill
670 1.1 jmcneill CFATTACH_DECL_NEW(rk_vop, sizeof(struct rk_vop_softc),
671 1.1 jmcneill rk_vop_match, rk_vop_attach, NULL, NULL);
672