rk_vop.c revision 1.14 1 /* $NetBSD: rk_vop.c,v 1.14 2021/12/19 12:45:12 riastradh Exp $ */
2
3 /*-
4 * Copyright (c) 2019 Jared D. McNeill <jmcneill (at) invisible.ca>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 * SUCH DAMAGE.
27 */
28
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: rk_vop.c,v 1.14 2021/12/19 12:45:12 riastradh Exp $");
31
32 #include <sys/param.h>
33 #include <sys/bus.h>
34 #include <sys/conf.h>
35 #include <sys/device.h>
36 #include <sys/intr.h>
37 #include <sys/kernel.h>
38 #include <sys/sysctl.h>
39 #include <sys/systm.h>
40
41 #include <dev/fdt/fdt_port.h>
42 #include <dev/fdt/fdtvar.h>
43
44 #include <arm/rockchip/rk_drm.h>
45
46 #include <drm/drm_atomic.h>
47 #include <drm/drm_atomic_helper.h>
48 #include <drm/drm_crtc.h>
49 #include <drm/drm_crtc_helper.h>
50 #include <drm/drm_drv.h>
51 #include <drm/drm_fourcc.h>
52 #include <drm/drm_plane_helper.h>
53
54 #define VOP_REG_CFG_DONE 0x0000
55 #define REG_LOAD_EN __BIT(0)
56 #define VOP_SYS_CTRL 0x0008
57 #define VOP_STANDBY_EN __BIT(22)
58 #define MIPI_OUT_EN __BIT(15)
59 #define EDP_OUT_EN __BIT(14)
60 #define HDMI_OUT_EN __BIT(13)
61 #define RGB_OUT_EN __BIT(12)
62 #define VOP_DSP_CTRL0 0x0010
63 #define DSP_OUT_MODE __BITS(3,0)
64 #define DSP_OUT_MODE_RGB888 0
65 #define DSP_OUT_MODE_RGBaaa 15
66 #define VOP_DSP_CTRL1 0x0014
67 #define VOP_WIN0_CTRL 0x0030
68 #define WIN0_LB_MODE __BITS(7,5)
69 #define WIN0_LB_MODE_RGB_3840X2 2
70 #define WIN0_LB_MODE_RGB_2560X4 3
71 #define WIN0_LB_MODE_RGB_1920X5 4
72 #define WIN0_LB_MODE_RGB_1280X8 5
73 #define WIN0_DATA_FMT __BITS(3,1)
74 #define WIN0_DATA_FMT_ARGB888 0
75 #define WIN0_EN __BIT(0)
76 #define VOP_WIN0_COLOR_KEY 0x0038
77 #define VOP_WIN0_VIR 0x003c
78 #define WIN0_VIR_STRIDE __BITS(13,0)
79 #define VOP_WIN0_YRGB_MST 0x0040
80 #define VOP_WIN0_ACT_INFO 0x0048
81 #define WIN0_ACT_HEIGHT __BITS(28,16)
82 #define WIN0_ACT_WIDTH __BITS(12,0)
83 #define VOP_WIN0_DSP_INFO 0x004c
84 #define WIN0_DSP_HEIGHT __BITS(27,16)
85 #define WIN0_DSP_WIDTH __BITS(11,0)
86 #define VOP_WIN0_DSP_ST 0x0050
87 #define WIN0_DSP_YST __BITS(28,16)
88 #define WIN0_DSP_XST __BITS(12,0)
89 #define VOP_POST_DSP_HACT_INFO 0x0170
90 #define DSP_HACT_ST_POST __BITS(28,16)
91 #define DSP_HACT_END_POST __BITS(12,0)
92 #define VOP_POST_DSP_VACT_INFO 0x0174
93 #define DSP_VACT_ST_POST __BITS(28,16)
94 #define DSP_VACT_END_POST __BITS(12,0)
95 #define VOP_DSP_HTOTAL_HS_END 0x0188
96 #define DSP_HS_END __BITS(28,16)
97 #define DSP_HTOTAL __BITS(12,0)
98 #define VOP_DSP_HACT_ST_END 0x018c
99 #define DSP_HACT_ST __BITS(28,16)
100 #define DSP_HACT_END __BITS(12,0)
101 #define VOP_DSP_VTOTAL_VS_END 0x0190
102 #define DSP_VS_END __BITS(28,16)
103 #define DSP_VTOTAL __BITS(12,0)
104 #define VOP_DSP_VACT_ST_END 0x0194
105 #define DSP_VACT_ST __BITS(28,16)
106 #define DSP_VACT_END __BITS(12,0)
107
108 /*
109 * Polarity fields are in different locations depending on SoC and output type,
110 * but always in the same order.
111 */
112 #define DSP_DCLK_POL __BIT(3)
113 #define DSP_DEN_POL __BIT(2)
114 #define DSP_VSYNC_POL __BIT(1)
115 #define DSP_HSYNC_POL __BIT(0)
116
117 enum vop_ep_type {
118 VOP_EP_MIPI,
119 VOP_EP_EDP,
120 VOP_EP_HDMI,
121 VOP_EP_MIPI1,
122 VOP_EP_DP,
123 VOP_NEP
124 };
125
126 struct rk_vop_softc;
127 struct rk_vop_config;
128
129 struct rk_vop_crtc {
130 struct drm_crtc base;
131 struct rk_vop_softc *sc;
132 };
133
134 struct rk_vop_plane {
135 struct drm_plane base;
136 struct rk_vop_softc *sc;
137 };
138
139 struct rk_vop_softc {
140 device_t sc_dev;
141 bus_space_tag_t sc_bst;
142 bus_space_handle_t sc_bsh;
143 int sc_phandle;
144
145 struct clk *sc_dclk;
146
147 struct rk_vop_plane sc_plane;
148 struct rk_vop_crtc sc_crtc;
149
150 struct fdt_device_ports sc_ports;
151
152 const struct rk_vop_config *sc_conf;
153 };
154
155 #define to_rk_vop_crtc(x) container_of(x, struct rk_vop_crtc, base)
156 #define to_rk_vop_plane(x) container_of(x, struct rk_vop_plane, base)
157
158 #define RD4(sc, reg) \
159 bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
160 #define WR4(sc, reg, val) \
161 bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
162
163 struct rk_vop_config {
164 const char *descr;
165 u_int out_mode;
166 void (*init)(struct rk_vop_softc *);
167 void (*set_polarity)(struct rk_vop_softc *,
168 enum vop_ep_type, uint32_t);
169 };
170
171 static const uint32_t rk_vop_layer_formats[] = {
172 DRM_FORMAT_ARGB8888,
173 DRM_FORMAT_XRGB8888,
174 };
175
176 static const uint64_t rk_vop_layer_modifiers[] = {
177 DRM_FORMAT_MOD_LINEAR,
178 DRM_FORMAT_MOD_INVALID
179 };
180
181 #define RK3399_VOP_MIPI_POL __BITS(31,28)
182 #define RK3399_VOP_EDP_POL __BITS(27,24)
183 #define RK3399_VOP_HDMI_POL __BITS(23,20)
184 #define RK3399_VOP_DP_POL __BITS(19,16)
185
186 #define RK3399_VOP_SYS_CTRL_ENABLE __BIT(11)
187
188 static void
189 rk3399_vop_set_polarity(struct rk_vop_softc *sc, enum vop_ep_type ep_type, uint32_t pol)
190 {
191 uint32_t mask, val;
192
193 switch (ep_type) {
194 case VOP_EP_MIPI:
195 case VOP_EP_MIPI1:
196 mask = RK3399_VOP_MIPI_POL;
197 break;
198 case VOP_EP_EDP:
199 mask = RK3399_VOP_EDP_POL;
200 break;
201 case VOP_EP_HDMI:
202 mask = RK3399_VOP_HDMI_POL;
203 break;
204 case VOP_EP_DP:
205 mask = RK3399_VOP_DP_POL;
206 break;
207 default:
208 return;
209 }
210
211 val = RD4(sc, VOP_DSP_CTRL1);
212 val &= ~mask;
213 val |= __SHIFTIN(pol, mask);
214 WR4(sc, VOP_DSP_CTRL1, val);
215 }
216
217 static void
218 rk3399_vop_init(struct rk_vop_softc *sc)
219 {
220 uint32_t val;
221
222 val = RD4(sc, VOP_SYS_CTRL);
223 val |= RK3399_VOP_SYS_CTRL_ENABLE;
224 WR4(sc, VOP_SYS_CTRL, val);
225 }
226
227 static const struct rk_vop_config rk3399_vop_lit_config = {
228 .descr = "RK3399 VOPL",
229 .out_mode = DSP_OUT_MODE_RGB888,
230 .init = rk3399_vop_init,
231 .set_polarity = rk3399_vop_set_polarity,
232 };
233
234 static const struct rk_vop_config rk3399_vop_big_config = {
235 .descr = "RK3399 VOPB",
236 .out_mode = DSP_OUT_MODE_RGBaaa,
237 .init = rk3399_vop_init,
238 .set_polarity = rk3399_vop_set_polarity,
239 };
240
241 static const struct device_compatible_entry compat_data[] = {
242 { .compat = "rockchip,rk3399-vop-big",
243 .data = &rk3399_vop_big_config },
244 { .compat = "rockchip,rk3399-vop-lit",
245 .data = &rk3399_vop_lit_config },
246
247 DEVICE_COMPAT_EOL
248 };
249
250 static int
251 rk_vop_plane_atomic_check(struct drm_plane *plane,
252 struct drm_plane_state *state)
253 {
254 struct drm_crtc_state *crtc_state;
255
256 if (state->crtc == NULL)
257 return 0;
258
259 crtc_state = drm_atomic_get_new_crtc_state(state->state, state->crtc);
260 if (IS_ERR(crtc_state))
261 return PTR_ERR(crtc_state);
262
263 return drm_atomic_helper_check_plane_state(state, crtc_state,
264 DRM_PLANE_HELPER_NO_SCALING, DRM_PLANE_HELPER_NO_SCALING,
265 false, true);
266 }
267
268 static void
269 rk_vop_plane_atomic_update(struct drm_plane *plane,
270 struct drm_plane_state *old_state)
271 {
272 struct rk_vop_plane *vop_plane = to_rk_vop_plane(plane);
273 struct rk_vop_softc * const sc = vop_plane->sc;
274 struct rk_drm_framebuffer *sfb =
275 to_rk_drm_framebuffer(plane->state->fb);
276 struct drm_display_mode *mode = &plane->state->crtc->mode;
277 struct drm_rect *src = &plane->state->src;
278 struct drm_rect *dst = &plane->state->dst;
279 uint32_t act_width, act_height, dsp_width, dsp_height;
280 uint32_t htotal, hsync_start;
281 uint32_t vtotal, vsync_start;
282 uint32_t lb_mode;
283 uint32_t block_h, block_w, x, y, block_start_y, num_hblocks;
284 uint64_t paddr;
285 uint32_t val;
286
287 act_width = drm_rect_width(src) >> 16;
288 act_height = drm_rect_height(src) >> 16;
289 val = __SHIFTIN(act_width - 1, WIN0_ACT_WIDTH) |
290 __SHIFTIN(act_height - 1, WIN0_ACT_HEIGHT);
291 WR4(sc, VOP_WIN0_ACT_INFO, val);
292
293 dsp_width = drm_rect_width(dst);
294 dsp_height = drm_rect_height(dst);
295 val = __SHIFTIN(dsp_width - 1, WIN0_DSP_WIDTH) |
296 __SHIFTIN(dsp_height - 1, WIN0_DSP_HEIGHT);
297 WR4(sc, VOP_WIN0_DSP_INFO, val);
298
299 htotal = mode->htotal;
300 hsync_start = mode->hsync_start;
301 vtotal = mode->vtotal;
302 vsync_start = mode->vsync_start;
303 val = __SHIFTIN(dst->x1 + htotal - hsync_start, WIN0_DSP_XST) |
304 __SHIFTIN(dst->y1 + vtotal - vsync_start, WIN0_DSP_YST);
305 WR4(sc, VOP_WIN0_DSP_ST, val);
306
307 WR4(sc, VOP_WIN0_COLOR_KEY, 0);
308
309 if (act_width > 2560)
310 lb_mode = WIN0_LB_MODE_RGB_3840X2;
311 else if (act_width > 1920)
312 lb_mode = WIN0_LB_MODE_RGB_2560X4;
313 else if (act_width > 1280)
314 lb_mode = WIN0_LB_MODE_RGB_1920X5;
315 else
316 lb_mode = WIN0_LB_MODE_RGB_1280X8;
317 val = __SHIFTIN(lb_mode, WIN0_LB_MODE) |
318 __SHIFTIN(WIN0_DATA_FMT_ARGB888, WIN0_DATA_FMT) |
319 WIN0_EN;
320 WR4(sc, VOP_WIN0_CTRL, val);
321
322 paddr = (uint64_t)sfb->obj->dmamap->dm_segs[0].ds_addr;
323 paddr += sfb->base.offsets[0];
324
325 block_h = drm_format_info_block_height(sfb->base.format, 0);
326 block_w = drm_format_info_block_width(sfb->base.format, 0);
327 x = plane->state->src_x >> 16;
328 y = plane->state->src_y >> 16;
329 block_start_y = (y / block_h) * block_h;
330 num_hblocks = x / block_w;
331
332 paddr += block_start_y * sfb->base.pitches[0];
333 paddr += sfb->base.format->char_per_block[0] * num_hblocks;
334
335 DRM_DEBUG_KMS("[PLANE:%s] fb=%p paddr=0x%lx\n", plane->name, sfb, paddr);
336
337 KASSERT((paddr & ~0xffffffff) == 0);
338
339 val = __SHIFTIN(sfb->base.pitches[0] / 4, WIN0_VIR_STRIDE);
340 WR4(sc, VOP_WIN0_VIR, val);
341
342 /* Framebuffer start address */
343 WR4(sc, VOP_WIN0_YRGB_MST, (uint32_t)paddr);
344 }
345
346 static void
347 rk_vop_plane_atomic_disable(struct drm_plane *plane, struct drm_plane_state *state)
348 {
349 DRM_DEBUG_KMS("[PLANE:%s] disable TODO\n", plane->name);
350 }
351
352 static const struct drm_plane_helper_funcs rk_vop_plane_helper_funcs = {
353 .atomic_check = rk_vop_plane_atomic_check,
354 .atomic_update = rk_vop_plane_atomic_update,
355 .atomic_disable = rk_vop_plane_atomic_disable,
356 #if 0
357 .prepare_fb = drm_gem_vram_plane_helper_prepare_fb,
358 .cleanup_fb = drm_gem_vram_plane_helper_cleanup_fb,
359 #endif
360 };
361
362 static bool
363 rk_vop_format_mod_supported(struct drm_plane *plane, uint32_t format,
364 uint64_t modifier)
365 {
366 return modifier == DRM_FORMAT_MOD_LINEAR;
367 }
368
369 static const struct drm_plane_funcs rk_vop_plane_funcs = {
370 .update_plane = drm_atomic_helper_update_plane,
371 .disable_plane = drm_atomic_helper_disable_plane,
372 .destroy = drm_plane_cleanup,
373 .reset = drm_atomic_helper_plane_reset,
374 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
375 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
376 .format_mod_supported = rk_vop_format_mod_supported,
377 };
378
379 static void
380 rk_vop_dpms(struct drm_crtc *crtc, int mode)
381 {
382 struct rk_vop_crtc *mixer_crtc = to_rk_vop_crtc(crtc);
383 struct rk_vop_softc * const sc = mixer_crtc->sc;
384 uint32_t val;
385
386 val = RD4(sc, VOP_SYS_CTRL);
387
388 switch (mode) {
389 case DRM_MODE_DPMS_ON:
390 val &= ~VOP_STANDBY_EN;
391 break;
392 case DRM_MODE_DPMS_STANDBY:
393 case DRM_MODE_DPMS_SUSPEND:
394 case DRM_MODE_DPMS_OFF:
395 val |= VOP_STANDBY_EN;
396 break;
397 }
398
399 WR4(sc, VOP_SYS_CTRL, val);
400
401 /* Commit settings */
402 WR4(sc, VOP_REG_CFG_DONE, REG_LOAD_EN);
403 }
404
405 static int
406 rk_vop_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
407 {
408 bool enabled = state->plane_mask & drm_plane_mask(crtc->primary);
409
410 if (enabled != state->enable)
411 return -EINVAL;
412
413 return drm_atomic_add_affected_planes(state->state, crtc);
414 }
415
416 static void
417 rk_vop_atomic_enable(struct drm_crtc *crtc, struct drm_crtc_state *state)
418 {
419 struct rk_vop_crtc *mixer_crtc = to_rk_vop_crtc(crtc);
420 struct rk_vop_softc * const sc = mixer_crtc->sc;
421 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
422 uint32_t val;
423 u_int pol;
424 int connector_type = 0;
425 struct drm_connector *connector;
426 struct drm_connector_list_iter conn_iter;
427 int error;
428
429 const u_int hactive = adjusted_mode->hdisplay;
430 const u_int hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
431 const u_int hback_porch = adjusted_mode->htotal - adjusted_mode->hsync_end;
432 const u_int hfront_porch = adjusted_mode->hsync_start - adjusted_mode->hdisplay;
433
434 const u_int vactive = adjusted_mode->vdisplay;
435 const u_int vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
436 const u_int vback_porch = adjusted_mode->vtotal - adjusted_mode->vsync_end;
437 const u_int vfront_porch = adjusted_mode->vsync_start - adjusted_mode->vdisplay;
438
439 error = clk_set_rate(sc->sc_dclk, adjusted_mode->clock * 1000);
440 if (error)
441 DRM_ERROR("couldn't set pixel clock: %d\n", error);
442
443 pol = DSP_DCLK_POL;
444 if ((adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) != 0)
445 pol |= DSP_HSYNC_POL;
446 if ((adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) != 0)
447 pol |= DSP_VSYNC_POL;
448
449 drm_connector_list_iter_begin(crtc->dev, &conn_iter);
450 drm_for_each_connector_iter(connector, &conn_iter) {
451 if (connector->encoder == NULL)
452 continue;
453 if (connector->encoder->crtc == crtc) {
454 connector_type = connector->connector_type;
455 break;
456 }
457 }
458 drm_connector_list_iter_end(&conn_iter);
459
460 switch (connector_type) {
461 case DRM_MODE_CONNECTOR_HDMIA:
462 sc->sc_conf->set_polarity(sc, VOP_EP_HDMI, pol);
463 break;
464 case DRM_MODE_CONNECTOR_eDP:
465 sc->sc_conf->set_polarity(sc, VOP_EP_EDP, pol);
466 break;
467 }
468
469 val = RD4(sc, VOP_SYS_CTRL);
470 val &= ~VOP_STANDBY_EN;
471 val &= ~(MIPI_OUT_EN|EDP_OUT_EN|HDMI_OUT_EN|RGB_OUT_EN);
472
473 switch (connector_type) {
474 case DRM_MODE_CONNECTOR_HDMIA:
475 val |= HDMI_OUT_EN;
476 break;
477 case DRM_MODE_CONNECTOR_eDP:
478 val |= EDP_OUT_EN;
479 break;
480 }
481 WR4(sc, VOP_SYS_CTRL, val);
482
483 val = RD4(sc, VOP_DSP_CTRL0);
484 val &= ~DSP_OUT_MODE;
485 val |= __SHIFTIN(sc->sc_conf->out_mode, DSP_OUT_MODE);
486 WR4(sc, VOP_DSP_CTRL0, val);
487
488 val = __SHIFTIN(hsync_len + hback_porch, DSP_HACT_ST_POST) |
489 __SHIFTIN(hsync_len + hback_porch + hactive, DSP_HACT_END_POST);
490 WR4(sc, VOP_POST_DSP_HACT_INFO, val);
491
492 val = __SHIFTIN(hsync_len + hback_porch, DSP_HACT_ST) |
493 __SHIFTIN(hsync_len + hback_porch + hactive, DSP_HACT_END);
494 WR4(sc, VOP_DSP_HACT_ST_END, val);
495
496 val = __SHIFTIN(hsync_len, DSP_HTOTAL) |
497 __SHIFTIN(hsync_len + hback_porch + hactive + hfront_porch, DSP_HS_END);
498 WR4(sc, VOP_DSP_HTOTAL_HS_END, val);
499
500 val = __SHIFTIN(vsync_len + vback_porch, DSP_VACT_ST_POST) |
501 __SHIFTIN(vsync_len + vback_porch + vactive, DSP_VACT_END_POST);
502 WR4(sc, VOP_POST_DSP_VACT_INFO, val);
503
504 val = __SHIFTIN(vsync_len + vback_porch, DSP_VACT_ST) |
505 __SHIFTIN(vsync_len + vback_porch + vactive, DSP_VACT_END);
506 WR4(sc, VOP_DSP_VACT_ST_END, val);
507
508 val = __SHIFTIN(vsync_len, DSP_VTOTAL) |
509 __SHIFTIN(vsync_len + vback_porch + vactive + vfront_porch, DSP_VS_END);
510 WR4(sc, VOP_DSP_VTOTAL_VS_END, val);
511 }
512
513 static void
514 rk_vop_atomic_flush(struct drm_crtc *crtc, struct drm_crtc_state *state)
515 {
516 struct rk_vop_crtc *mixer_crtc = to_rk_vop_crtc(crtc);
517 struct rk_vop_softc * const sc = mixer_crtc->sc;
518
519 /* Commit settings */
520 WR4(sc, VOP_REG_CFG_DONE, REG_LOAD_EN);
521 }
522
523 static const struct drm_crtc_helper_funcs rk_vop_crtc_helper_funcs = {
524 .dpms = rk_vop_dpms,
525 .atomic_check = rk_vop_atomic_check,
526 .atomic_enable = rk_vop_atomic_enable,
527 .atomic_flush = rk_vop_atomic_flush,
528 };
529
530 static const struct drm_crtc_funcs rk_vop_crtc_funcs = {
531 .set_config = drm_atomic_helper_set_config,
532 .destroy = drm_crtc_cleanup,
533 .page_flip = drm_atomic_helper_page_flip,
534 .reset = drm_atomic_helper_crtc_reset,
535 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
536 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
537 };
538
539 static int
540 rk_vop_ep_activate(device_t dev, struct fdt_endpoint *ep, bool activate)
541 {
542 struct rk_vop_softc * const sc = device_private(dev);
543 struct drm_device *ddev;
544 int error;
545
546 if (!activate)
547 return EINVAL;
548
549 ddev = rk_drm_port_device(&sc->sc_ports);
550 if (ddev == NULL) {
551 DRM_ERROR("couldn't find DRM device\n");
552 return ENXIO;
553 }
554
555 if (sc->sc_plane.sc == NULL) {
556 sc->sc_plane.sc = sc;
557
558 error = drm_universal_plane_init(ddev, &sc->sc_plane.base, 0x3,
559 &rk_vop_plane_funcs,
560 rk_vop_layer_formats, __arraycount(rk_vop_layer_formats),
561 rk_vop_layer_modifiers,
562 DRM_PLANE_TYPE_PRIMARY,
563 NULL);
564 if (error) {
565 DRM_ERROR("couldn't initialize plane: %d\n", error);
566 return ENXIO;
567 }
568 drm_plane_helper_add(&sc->sc_plane.base, &rk_vop_plane_helper_funcs);
569 }
570
571 if (sc->sc_crtc.sc == NULL) {
572 sc->sc_crtc.sc = sc;
573
574 drm_crtc_init_with_planes(ddev, &sc->sc_crtc.base,
575 &sc->sc_plane.base, NULL, &rk_vop_crtc_funcs, NULL);
576 drm_crtc_helper_add(&sc->sc_crtc.base, &rk_vop_crtc_helper_funcs);
577
578 aprint_debug_dev(dev, "using CRTC %d for %s\n",
579 drm_crtc_index(&sc->sc_crtc.base), sc->sc_conf->descr);
580 }
581
582 const u_int ep_index = fdt_endpoint_index(ep);
583 if (ep_index >= VOP_NEP) {
584 DRM_ERROR("endpoint index %d out of range\n", ep_index);
585 return ENXIO;
586 }
587
588 return fdt_endpoint_activate(ep, activate);
589 }
590
591 static void *
592 rk_vop_ep_get_data(device_t dev, struct fdt_endpoint *ep)
593 {
594 struct rk_vop_softc * const sc = device_private(dev);
595
596 return &sc->sc_crtc.base;
597 }
598
599 static int
600 rk_vop_match(device_t parent, cfdata_t cf, void *aux)
601 {
602 struct fdt_attach_args * const faa = aux;
603
604 return of_compatible_match(faa->faa_phandle, compat_data);
605 }
606
607 static void
608 rk_vop_attach(device_t parent, device_t self, void *aux)
609 {
610 struct rk_vop_softc * const sc = device_private(self);
611 struct fdt_attach_args * const faa = aux;
612 const int phandle = faa->faa_phandle;
613 const char * const reset_names[] = { "axi", "ahb", "dclk" };
614 const char * const clock_names[] = { "aclk_vop", "hclk_vop" };
615 struct fdtbus_reset *rst;
616 bus_addr_t addr;
617 bus_size_t size;
618 u_int n;
619
620 if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
621 aprint_error(": couldn't get registers\n");
622 return;
623 }
624
625 fdtbus_clock_assign(phandle);
626
627 /* assert all the reset signals for 20us */
628 for (n = 0; n < __arraycount(reset_names); n++) {
629 rst = fdtbus_reset_get(phandle, reset_names[n]);
630 if (rst == NULL || fdtbus_reset_assert(rst) != 0) {
631 aprint_error(": couldn't assert reset %s\n",
632 reset_names[n]);
633 return;
634 }
635 }
636 DELAY(10);
637 for (n = 0; n < __arraycount(reset_names); n++) {
638 rst = fdtbus_reset_get(phandle, reset_names[n]);
639 if (rst == NULL || fdtbus_reset_deassert(rst) != 0) {
640 aprint_error(": couldn't de-assert reset %s\n",
641 reset_names[n]);
642 return;
643 }
644 }
645
646 for (n = 0; n < __arraycount(clock_names); n++) {
647 if (fdtbus_clock_enable(phandle, clock_names[n], true) != 0) {
648 aprint_error(": couldn't enable clock %s\n", clock_names[n]);
649 return;
650 }
651 }
652 sc->sc_dclk = fdtbus_clock_get(phandle, "dclk_vop");
653 if (sc->sc_dclk == NULL || clk_enable(sc->sc_dclk) != 0) {
654 aprint_error(": couldn't enable clock %s\n", "dclk_vop");
655 return;
656 }
657
658 sc->sc_dev = self;
659 sc->sc_bst = faa->faa_bst;
660 if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
661 aprint_error(": couldn't map registers\n");
662 return;
663 }
664 sc->sc_phandle = faa->faa_phandle;
665 sc->sc_conf = of_compatible_lookup(phandle, compat_data)->data;
666
667 aprint_naive("\n");
668 aprint_normal(": %s\n", sc->sc_conf->descr);
669
670 if (sc->sc_conf->init != NULL)
671 sc->sc_conf->init(sc);
672
673 sc->sc_ports.dp_ep_activate = rk_vop_ep_activate;
674 sc->sc_ports.dp_ep_get_data = rk_vop_ep_get_data;
675 fdt_ports_register(&sc->sc_ports, self, phandle, EP_DRM_CRTC);
676
677 const int port_phandle = of_find_firstchild_byname(phandle, "port");
678 if (port_phandle > 0)
679 rk_drm_register_port(port_phandle, &sc->sc_ports);
680 }
681
682 CFATTACH_DECL_NEW(rk_vop, sizeof(struct rk_vop_softc),
683 rk_vop_match, rk_vop_attach, NULL, NULL);
684