s3c2440_extint.c revision 1.2 1 1.1 nisimura /*-
2 1.1 nisimura * Copyright (c) 2012 The NetBSD Foundation, Inc.
3 1.1 nisimura * All rights reserved.
4 1.1 nisimura *
5 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
6 1.1 nisimura * by Paul Fleischer <paul (at) xpg.dk>
7 1.1 nisimura *
8 1.1 nisimura * Redistribution and use in source and binary forms, with or without
9 1.1 nisimura * modification, are permitted provided that the following conditions
10 1.1 nisimura * are met:
11 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
12 1.1 nisimura * notice, this list of conditions and the following disclaimer.
13 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
15 1.1 nisimura * documentation and/or other materials provided with the distribution.
16 1.1 nisimura *
17 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
18 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
19 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
20 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
21 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
28 1.1 nisimura */
29 1.1 nisimura
30 1.1 nisimura /* Derived from s3c2410_extint.c */
31 1.1 nisimura
32 1.1 nisimura /*
33 1.1 nisimura * Copyright (c) 2003 Genetec corporation. All rights reserved.
34 1.1 nisimura * Written by Hiroyuki Bessho for Genetec corporation.
35 1.1 nisimura *
36 1.1 nisimura * Redistribution and use in source and binary forms, with or without
37 1.1 nisimura * modification, are permitted provided that the following conditions
38 1.1 nisimura * are met:
39 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
40 1.1 nisimura * notice, this list of conditions and the following disclaimer.
41 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
43 1.1 nisimura * documentation and/or other materials provided with the distribution.
44 1.1 nisimura * 3. The name of Genetec corporation may not be used to endorse
45 1.1 nisimura * or promote products derived from this software without specific prior
46 1.1 nisimura * written permission.
47 1.1 nisimura *
48 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY GENETEC CORP. ``AS IS'' AND
49 1.1 nisimura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
50 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
51 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORP.
52 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
53 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
54 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
55 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
56 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
57 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
58 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
59 1.1 nisimura */
60 1.1 nisimura
61 1.1 nisimura /*
62 1.1 nisimura * device driver to handle cascaded external interrupts of S3C2440.
63 1.1 nisimura *
64 1.1 nisimura * EXTINT [8..23] are cascaded to IRQ #5
65 1.1 nisimura * EXTINT [4..7] are cascaded to IRQ #4
66 1.1 nisimura * EXTINT [0..3] are not cascaded and connected directly as IRQ #[0..3].
67 1.1 nisimura * EXTINT [0..3] are handled by main interrupt handler in s3c2440_intr.c.
68 1.1 nisimura */
69 1.1 nisimura
70 1.1 nisimura #include <sys/cdefs.h>
71 1.2 chs __KERNEL_RCSID(0, "$NetBSD: s3c2440_extint.c,v 1.2 2012/10/27 17:17:40 chs Exp $");
72 1.1 nisimura
73 1.1 nisimura #include <sys/param.h>
74 1.1 nisimura #include <sys/systm.h>
75 1.1 nisimura #include <sys/malloc.h>
76 1.1 nisimura #include <uvm/uvm_extern.h>
77 1.1 nisimura #include <sys/bus.h>
78 1.1 nisimura #include <machine/intr.h>
79 1.1 nisimura #include <arm/cpufunc.h>
80 1.1 nisimura
81 1.1 nisimura #include <arm/s3c2xx0/s3c2440reg.h>
82 1.1 nisimura #include <arm/s3c2xx0/s3c2440var.h>
83 1.1 nisimura
84 1.1 nisimura #include "locators.h"
85 1.1 nisimura #include "opt_s3c2440.h" /* for S3C2410_EXTINT_MAX */
86 1.1 nisimura
87 1.1 nisimura #ifndef S3C2440_EXTINT_MAX
88 1.1 nisimura #define S3C2440_EXTINT_MAX 23
89 1.1 nisimura #endif
90 1.1 nisimura
91 1.1 nisimura #define EXTINT_CASCADE_MIN 4
92 1.1 nisimura
93 1.1 nisimura #if S3C2440_EXTINT_MAX < EXTINT_CASCADE_MIN
94 1.1 nisimura #error "Don't enable ssextio if you don't use extint[4..23]."
95 1.1 nisimura #endif
96 1.1 nisimura
97 1.1 nisimura #define N_EXTINT (S3C2440_EXTINT_MAX - EXTINT_CASCADE_MIN +1)
98 1.1 nisimura
99 1.1 nisimura struct ssextio_softc {
100 1.1 nisimura device_t sc_dev;
101 1.1 nisimura
102 1.1 nisimura bus_space_tag_t sc_iot;
103 1.1 nisimura bus_space_handle_t sc_ioh;
104 1.1 nisimura
105 1.1 nisimura uint32_t sc_pending;
106 1.1 nisimura uint32_t sc_mask;
107 1.1 nisimura
108 1.1 nisimura struct extint_handler {
109 1.1 nisimura int (* func)(void *);
110 1.1 nisimura void *arg;
111 1.1 nisimura void *sh; /* softintr handler */
112 1.1 nisimura int level; /* IPL */
113 1.1 nisimura } sc_handler[N_EXTINT];
114 1.1 nisimura
115 1.1 nisimura };
116 1.1 nisimura
117 1.1 nisimura static struct ssextio_softc *ssextio_softc = NULL;
118 1.1 nisimura
119 1.1 nisimura /* cookies */
120 1.1 nisimura #define EXTINT_4_7 1
121 1.1 nisimura #define EXTINT_8_23 2
122 1.1 nisimura
123 1.1 nisimura /* prototypes */
124 1.2 chs static int ssextio_match(device_t, cfdata_t, void *);
125 1.2 chs static void ssextio_attach(device_t, device_t, void *);
126 1.2 chs static int ssextio_search(device_t, cfdata_t, const int *, void *);
127 1.1 nisimura static int ssextio_print(void *, const char *);
128 1.1 nisimura
129 1.1 nisimura static int ssextio_cascaded_intr(void *);
130 1.1 nisimura static void ssextio_softintr(void *);
131 1.1 nisimura
132 1.1 nisimura static inline void
133 1.1 nisimura update_hw_mask(void)
134 1.1 nisimura {
135 1.1 nisimura bus_space_write_4(ssextio_softc->sc_iot, ssextio_softc->sc_ioh,
136 1.1 nisimura GPIO_EINTMASK, ssextio_softc->sc_mask | ssextio_softc->sc_pending);
137 1.1 nisimura }
138 1.1 nisimura
139 1.1 nisimura
140 1.1 nisimura /* attach structures */
141 1.1 nisimura CFATTACH_DECL_NEW(ssextio, sizeof(struct ssextio_softc), ssextio_match, ssextio_attach,
142 1.1 nisimura NULL, NULL);
143 1.1 nisimura
144 1.1 nisimura static int
145 1.1 nisimura ssextio_print(void *aux, const char *name)
146 1.1 nisimura {
147 1.1 nisimura struct s3c2xx0_attach_args *sa = (struct s3c2xx0_attach_args*)aux;
148 1.1 nisimura
149 1.1 nisimura if (sa->sa_addr != SSEXTIOCF_ADDR_DEFAULT)
150 1.1 nisimura aprint_normal(" addr 0x%lx", sa->sa_addr);
151 1.1 nisimura if (sa->sa_intr > 0)
152 1.1 nisimura aprint_normal(" intr %d", sa->sa_intr);
153 1.1 nisimura return (UNCONF);
154 1.1 nisimura }
155 1.1 nisimura
156 1.1 nisimura int
157 1.2 chs ssextio_match(device_t parent, cfdata_t match, void *aux)
158 1.1 nisimura {
159 1.1 nisimura #if S3C2440_EXTINT_MAX < 4
160 1.1 nisimura /* better not configure this driver */
161 1.1 nisimura return 0;
162 1.1 nisimura #else
163 1.1 nisimura if (ssextio_softc != NULL)
164 1.1 nisimura return 0;
165 1.1 nisimura
166 1.1 nisimura return 1;
167 1.1 nisimura #endif
168 1.1 nisimura }
169 1.1 nisimura
170 1.1 nisimura void
171 1.2 chs ssextio_attach(device_t parent, device_t self, void *aux)
172 1.1 nisimura {
173 1.1 nisimura struct ssextio_softc *sc = device_private(self);
174 1.1 nisimura struct s3c24x0_softc *cpuc = ((struct s3c2xx0_attach_args *)aux)->sa_sc;
175 1.1 nisimura
176 1.1 nisimura aprint_normal("\n");
177 1.1 nisimura
178 1.1 nisimura ssextio_softc = sc;
179 1.1 nisimura
180 1.1 nisimura sc->sc_iot = cpuc->sc_sx.sc_iot;
181 1.1 nisimura sc->sc_ioh = cpuc->sc_sx.sc_gpio_ioh;
182 1.1 nisimura
183 1.1 nisimura sc->sc_pending = 0;
184 1.1 nisimura sc->sc_mask = ~0;
185 1.1 nisimura
186 1.1 nisimura s3c24x0_intr_establish(S3C2440_INT_4_7, IPL_HIGH, IST_NONE,
187 1.1 nisimura ssextio_cascaded_intr, (void *)EXTINT_4_7);
188 1.1 nisimura #if S3C2440_EXTINT_MAX >= 8
189 1.1 nisimura s3c24x0_intr_establish(S3C2440_INT_8_23, IPL_HIGH, IST_NONE,
190 1.1 nisimura ssextio_cascaded_intr, (void *)EXTINT_8_23);
191 1.1 nisimura #endif
192 1.1 nisimura
193 1.1 nisimura /*
194 1.1 nisimura * Attach each devices
195 1.1 nisimura */
196 1.1 nisimura config_search_ia(ssextio_search, self, "ssextio", NULL);
197 1.1 nisimura }
198 1.1 nisimura
199 1.1 nisimura static int
200 1.2 chs ssextio_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
201 1.1 nisimura {
202 1.1 nisimura struct ssextio_softc *sc = device_private(parent);
203 1.2 chs struct s3c24x0_softc *cpuc = device_private(device_parent(parent));
204 1.1 nisimura struct s3c2xx0_attach_args sa;
205 1.1 nisimura
206 1.1 nisimura sa.sa_sc = sc;
207 1.1 nisimura sa.sa_iot = sc->sc_iot;
208 1.1 nisimura sa.sa_addr = cf->cf_loc[SSEXTIOCF_ADDR];
209 1.1 nisimura sa.sa_size = cf->cf_loc[SSEXTIOCF_SIZE];
210 1.1 nisimura sa.sa_intr = cf->cf_loc[SSEXTIOCF_INTR];
211 1.1 nisimura sa.sa_dmat = cpuc->sc_sx.sc_dmat;
212 1.1 nisimura
213 1.1 nisimura if (config_match(parent, cf, &sa))
214 1.1 nisimura config_attach(parent, cf, &sa, ssextio_print);
215 1.1 nisimura
216 1.1 nisimura return 0;
217 1.1 nisimura }
218 1.1 nisimura
219 1.1 nisimura void *
220 1.1 nisimura s3c2440_extint_establish(int extint, int ipl, int type,
221 1.1 nisimura int (*func)(void *), void *arg)
222 1.1 nisimura {
223 1.1 nisimura int save;
224 1.1 nisimura int idx;
225 1.1 nisimura int soft_level;
226 1.1 nisimura
227 1.1 nisimura if (extint < 0 || N_EXTINT <= extint)
228 1.1 nisimura panic("Bad interrupt no for extio");
229 1.1 nisimura
230 1.1 nisimura if (extint < EXTINT_CASCADE_MIN) {
231 1.1 nisimura /*
232 1.1 nisimura * EXINT[0..3] are not cascaded. they are handled by
233 1.1 nisimura * the main interrupt controller.
234 1.1 nisimura */
235 1.1 nisimura return s3c24x0_intr_establish(extint, ipl, type, func, arg);
236 1.1 nisimura }
237 1.1 nisimura
238 1.1 nisimura soft_level = SOFTINT_SERIAL;
239 1.1 nisimura
240 1.1 nisimura idx = extint - EXTINT_CASCADE_MIN;
241 1.1 nisimura
242 1.1 nisimura save = disable_interrupts(I32_bit);
243 1.1 nisimura
244 1.1 nisimura ssextio_softc->sc_handler[idx].func = func;
245 1.1 nisimura ssextio_softc->sc_handler[idx].arg = arg;
246 1.1 nisimura ssextio_softc->sc_handler[idx].level = ipl;
247 1.1 nisimura
248 1.1 nisimura ssextio_softc->sc_handler[idx].sh = softint_establish(soft_level,
249 1.1 nisimura ssextio_softintr, &ssextio_softc->sc_handler[idx]);
250 1.1 nisimura
251 1.1 nisimura s3c2440_setup_extint(extint, type);
252 1.1 nisimura
253 1.1 nisimura bus_space_write_4(ssextio_softc->sc_iot, ssextio_softc->sc_ioh,
254 1.1 nisimura GPIO_EINTPEND, 1U << extint);
255 1.1 nisimura ssextio_softc->sc_mask &= ~(1U << extint);
256 1.1 nisimura update_hw_mask();
257 1.1 nisimura
258 1.1 nisimura restore_interrupts(save);
259 1.1 nisimura return &ssextio_softc->sc_handler[idx];
260 1.1 nisimura }
261 1.1 nisimura
262 1.1 nisimura
263 1.1 nisimura static int
264 1.1 nisimura ssextio_cascaded_intr(void *cookie)
265 1.1 nisimura {
266 1.1 nisimura uint32_t pending_mask, pending;
267 1.1 nisimura int int_min;
268 1.1 nisimura bus_space_tag_t iot = ssextio_softc->sc_iot;
269 1.1 nisimura bus_space_handle_t ioh = ssextio_softc->sc_ioh;
270 1.1 nisimura int save, i;
271 1.1 nisimura
272 1.1 nisimura switch((int)cookie) {
273 1.1 nisimura case EXTINT_4_7:
274 1.1 nisimura pending_mask = 0x000000f0;
275 1.1 nisimura int_min = 4;
276 1.1 nisimura break;
277 1.1 nisimura
278 1.1 nisimura case EXTINT_8_23:
279 1.1 nisimura pending_mask = 0x00ffff00;
280 1.1 nisimura int_min = 8;
281 1.1 nisimura break;
282 1.1 nisimura
283 1.1 nisimura default:
284 1.1 nisimura panic("Bad cookie for %s", __func__);
285 1.1 nisimura }
286 1.1 nisimura
287 1.1 nisimura
288 1.1 nisimura save = disable_interrupts(I32_bit);;
289 1.1 nisimura pending = pending_mask & bus_space_read_4(iot, ioh, GPIO_EINTPEND);
290 1.1 nisimura pending &= ~ssextio_softc->sc_mask;
291 1.1 nisimura ssextio_softc->sc_pending |= pending;
292 1.1 nisimura /* disable the extint until the handler is called. */
293 1.1 nisimura update_hw_mask();
294 1.1 nisimura restore_interrupts(save);
295 1.1 nisimura
296 1.1 nisimura for (i=int_min; pending; ++i) {
297 1.1 nisimura if (pending & (1<<i)) {
298 1.1 nisimura assert(ssextio_softc->sc_handler[i-EXTINT_CASCADE_MIN].sh != NULL);
299 1.1 nisimura
300 1.1 nisimura softint_schedule(
301 1.1 nisimura ssextio_softc->sc_handler[i-EXTINT_CASCADE_MIN].sh);
302 1.1 nisimura pending &= ~ (1<<i);
303 1.1 nisimura }
304 1.1 nisimura }
305 1.1 nisimura
306 1.1 nisimura return 1;
307 1.1 nisimura }
308 1.1 nisimura
309 1.1 nisimura static void
310 1.1 nisimura ssextio_softintr(void *cookie)
311 1.1 nisimura {
312 1.1 nisimura struct extint_handler *h = cookie;
313 1.1 nisimura int extint = EXTINT_CASCADE_MIN + h - ssextio_softc->sc_handler;
314 1.1 nisimura int s, save;
315 1.1 nisimura
316 1.1 nisimura save = disable_interrupts(I32_bit);
317 1.1 nisimura /* clear hardware pending bits */
318 1.1 nisimura bus_space_write_4(ssextio_softc->sc_iot, ssextio_softc->sc_ioh,
319 1.1 nisimura GPIO_EINTPEND, 1<<extint);
320 1.1 nisimura ssextio_softc->sc_pending &= ~(1<<extint);
321 1.1 nisimura update_hw_mask();
322 1.1 nisimura restore_interrupts(save);
323 1.1 nisimura
324 1.1 nisimura s = _splraise(h->level);
325 1.1 nisimura h->func(h->arg);
326 1.1 nisimura splx(s);
327 1.1 nisimura }
328