Home | History | Annotate | Line # | Download | only in s3c2xx0
s3c2440_i2s.c revision 1.4.10.1
      1       1.1  nisimura /*-
      2       1.1  nisimura  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      3       1.1  nisimura  * All rights reserved.
      4       1.1  nisimura  *
      5       1.1  nisimura  * This code is derived from software contributed to The NetBSD Foundation
      6       1.1  nisimura  * by Paul Fleischer <paul (at) xpg.dk>
      7       1.1  nisimura  *
      8       1.1  nisimura  * Redistribution and use in source and binary forms, with or without
      9       1.1  nisimura  * modification, are permitted provided that the following conditions
     10       1.1  nisimura  * are met:
     11       1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     12       1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     13       1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     15       1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     16       1.1  nisimura  *
     17       1.1  nisimura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     18       1.1  nisimura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19       1.1  nisimura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20       1.1  nisimura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     21       1.1  nisimura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22       1.1  nisimura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23       1.1  nisimura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24       1.1  nisimura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25       1.1  nisimura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26       1.1  nisimura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27       1.1  nisimura  * POSSIBILITY OF SUCH DAMAGE.
     28       1.1  nisimura  */
     29       1.1  nisimura 
     30       1.1  nisimura #include <sys/cdefs.h>
     31       1.1  nisimura #include <sys/param.h>
     32       1.1  nisimura #include <sys/device.h>
     33       1.1  nisimura #include <sys/malloc.h>
     34       1.1  nisimura #include <sys/kmem.h>
     35       1.1  nisimura 
     36       1.1  nisimura #include <sys/bus.h>
     37       1.1  nisimura 
     38       1.1  nisimura #include <arch/arm/s3c2xx0/s3c2440_dma.h>
     39       1.1  nisimura #include <arch/arm/s3c2xx0/s3c2xx0var.h>
     40       1.1  nisimura #include <arch/arm/s3c2xx0/s3c2440reg.h>
     41       1.1  nisimura #include <arch/arm/s3c2xx0/s3c2440_i2s.h>
     42       1.1  nisimura 
     43       1.1  nisimura /*#define S3C2440_I2S_DEBUG*/
     44       1.1  nisimura 
     45       1.1  nisimura #ifdef S3C2440_I2S_DEBUG
     46       1.1  nisimura #define DPRINTF(x) do {printf x; } while (/*CONSTCOND*/0)
     47       1.1  nisimura #else
     48       1.1  nisimura #define DPRINTF(s) do {} while (/*CONSTCOND*/0)
     49       1.1  nisimura #endif
     50       1.1  nisimura 
     51       1.1  nisimura struct s3c2440_i2s_softc {
     52       1.1  nisimura 	device_t		sc_dev;
     53       1.1  nisimura 	kmutex_t		*sc_intr_lock;
     54       1.1  nisimura 	bus_space_tag_t		sc_iot;
     55       1.1  nisimura 	bus_space_handle_t	sc_i2s_ioh;
     56       1.1  nisimura 
     57       1.1  nisimura 	int			sc_master_clock;
     58       1.1  nisimura 	int			sc_serial_clock;
     59       1.1  nisimura 	int			sc_dir;
     60       1.1  nisimura 	int			sc_sample_width;
     61       1.1  nisimura 	int			sc_bus_format;
     62       1.1  nisimura 
     63       1.1  nisimura 	bus_dma_segment_t	sc_dr;
     64       1.1  nisimura };
     65       1.1  nisimura 
     66       1.1  nisimura static void	s3c2440_i2s_xfer_complete(dmac_xfer_t, void *);
     67       1.1  nisimura 
     68       1.2       chs static int	s3c2440_i2s_match(device_t, cfdata_t, void *);
     69       1.2       chs static void	s3c2440_i2s_attach(device_t, device_t , void *);
     70       1.2       chs static int	s3c2440_i2s_search(device_t, cfdata_t, const int *, void *);
     71       1.3   msaitoh static int	s3c2440_i2s_print(void *, const char *);
     72       1.1  nisimura static int	s3c2440_i2s_init(struct s3c2440_i2s_softc*);
     73       1.1  nisimura 
     74       1.1  nisimura CFATTACH_DECL_NEW(ssiis, sizeof(struct s3c2440_i2s_softc), s3c2440_i2s_match,
     75       1.1  nisimura 	      s3c2440_i2s_attach, NULL, NULL);
     76       1.1  nisimura 
     77       1.1  nisimura int
     78       1.2       chs s3c2440_i2s_match(device_t parent, cfdata_t match, void *aux)
     79       1.1  nisimura {
     80       1.1  nisimura 
     81       1.1  nisimura 	return 1;
     82       1.1  nisimura }
     83       1.1  nisimura 
     84       1.1  nisimura void
     85       1.2       chs s3c2440_i2s_attach(device_t parent, device_t self, void *aux)
     86       1.1  nisimura {
     87       1.1  nisimura 	struct s3c2440_i2s_softc *sc = device_private(self);
     88       1.1  nisimura 	DPRINTF(("%s\n", __func__));
     89       1.1  nisimura 
     90       1.1  nisimura 	sc->sc_dev = self;
     91       1.1  nisimura 
     92       1.1  nisimura 	s3c2440_i2s_init(sc);
     93       1.1  nisimura 
     94       1.1  nisimura 	printf("\n");
     95       1.1  nisimura 
     96  1.4.10.1   thorpej 	config_search(self, NULL,
     97  1.4.10.1   thorpej 	    CFARG_SUBMATCH, s3c2440_i2s_search,
     98  1.4.10.1   thorpej 	    CFARG_IATTR, "ssiis",
     99  1.4.10.1   thorpej 	    CFARG_EOL);
    100       1.1  nisimura }
    101       1.1  nisimura 
    102       1.1  nisimura static int
    103       1.1  nisimura s3c2440_i2s_print(void *aux, const char *name)
    104       1.1  nisimura {
    105       1.1  nisimura 	return UNCONF;
    106       1.1  nisimura }
    107       1.1  nisimura 
    108       1.1  nisimura static int
    109       1.3   msaitoh s3c2440_i2s_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    110       1.1  nisimura {
    111       1.1  nisimura 	struct s3c2440_i2s_attach_args ia;
    112       1.1  nisimura 	DPRINTF(("%s\n", __func__));
    113       1.1  nisimura 
    114       1.1  nisimura 	ia.i2sa_handle = device_private(parent);
    115       1.1  nisimura 
    116       1.1  nisimura 	if (config_match(parent, cf, &ia))
    117       1.1  nisimura 		config_attach(parent, cf, &ia, s3c2440_i2s_print);
    118       1.1  nisimura 
    119       1.1  nisimura 	return 1;
    120       1.1  nisimura }
    121       1.1  nisimura 
    122       1.1  nisimura void
    123       1.1  nisimura s3c2440_i2s_set_intr_lock(void *handle, kmutex_t *sc_intr_lock)
    124       1.1  nisimura {
    125       1.1  nisimura 	struct s3c2440_i2s_softc *sc = handle;
    126       1.1  nisimura 
    127       1.1  nisimura 	sc->sc_intr_lock = sc_intr_lock;
    128       1.1  nisimura }
    129       1.1  nisimura 
    130       1.1  nisimura int
    131       1.1  nisimura s3c2440_i2s_init(struct s3c2440_i2s_softc *i2s_sc)
    132       1.1  nisimura {
    133       1.1  nisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
    134       1.1  nisimura 	uint32_t reg;
    135       1.1  nisimura 
    136       1.1  nisimura 	i2s_sc->sc_iot = sc->sc_iot;
    137       1.1  nisimura 
    138       1.1  nisimura 	if (bus_space_map(sc->sc_iot, S3C2440_IIS_BASE, S3C24X0_IIS_SIZE, 0,
    139       1.1  nisimura 			  &i2s_sc->sc_i2s_ioh)) {
    140       1.1  nisimura 		printf("Failed to map I2S registers\n");
    141       1.1  nisimura 		return ENOMEM;
    142       1.1  nisimura 	}
    143       1.1  nisimura 
    144       1.1  nisimura 	i2s_sc->sc_master_clock = 0;
    145       1.1  nisimura 	i2s_sc->sc_serial_clock = 48;
    146       1.1  nisimura 	i2s_sc->sc_dir = 0;
    147       1.1  nisimura 	i2s_sc->sc_sample_width = 0;
    148       1.1  nisimura 	i2s_sc->sc_bus_format = 0;
    149       1.1  nisimura 
    150       1.1  nisimura 	reg = bus_space_read_4(sc->sc_iot, sc->sc_clkman_ioh, CLKMAN_CLKCON);
    151       1.1  nisimura 	bus_space_write_4(sc->sc_iot, sc->sc_clkman_ioh, CLKMAN_CLKCON, reg | CLKCON_IIS);
    152       1.1  nisimura 
    153       1.1  nisimura 	/* Setup GPIO pins to use I2S */
    154       1.1  nisimura 	reg = bus_space_read_4(sc->sc_iot, sc->sc_gpio_ioh, GPIO_PECON);
    155       1.1  nisimura 	reg = GPIO_SET_FUNC(reg, 0, 2);
    156       1.1  nisimura 	reg = GPIO_SET_FUNC(reg, 1, 2);
    157       1.1  nisimura 	reg = GPIO_SET_FUNC(reg, 2, 2);
    158       1.1  nisimura 	reg = GPIO_SET_FUNC(reg, 3, 2);
    159       1.1  nisimura 	reg = GPIO_SET_FUNC(reg, 4, 2);
    160       1.1  nisimura 	bus_space_write_4(sc->sc_iot, sc->sc_gpio_ioh, GPIO_PECON, reg);
    161       1.1  nisimura 
    162       1.1  nisimura 	/* Disable Pull-up resister for all I2S pins */
    163       1.1  nisimura 	reg = bus_space_read_4(sc->sc_iot, sc->sc_gpio_ioh, GPIO_PEUP);
    164       1.1  nisimura 
    165       1.1  nisimura 	reg = GPIO_SET_DATA(reg, 0, 1);
    166       1.1  nisimura 	reg = GPIO_SET_DATA(reg, 1, 1);
    167       1.1  nisimura 	reg = GPIO_SET_DATA(reg, 2, 1);
    168       1.1  nisimura 	reg = GPIO_SET_DATA(reg, 3, 1);
    169       1.1  nisimura 	reg = GPIO_SET_DATA(reg, 4, 1);
    170       1.1  nisimura 
    171       1.1  nisimura 	bus_space_write_4(sc->sc_iot, sc->sc_gpio_ioh, GPIO_PEUP, reg);
    172       1.1  nisimura 
    173       1.1  nisimura 	i2s_sc->sc_dr.ds_addr = S3C2440_IIS_BASE + IISFIFO;
    174       1.1  nisimura 	i2s_sc->sc_dr.ds_len = 4;
    175       1.1  nisimura 
    176       1.1  nisimura 	return 0;
    177       1.1  nisimura }
    178       1.1  nisimura 
    179       1.1  nisimura void
    180       1.1  nisimura s3c2440_i2s_set_direction(void *handle, int direction)
    181       1.1  nisimura {
    182       1.1  nisimura 	struct s3c2440_i2s_softc *sc = handle;
    183       1.1  nisimura 	sc->sc_dir = direction;
    184       1.1  nisimura }
    185       1.1  nisimura 
    186       1.1  nisimura void
    187       1.1  nisimura s3c2440_i2s_set_sample_rate(void *handle, int sample_rate)
    188       1.1  nisimura {
    189       1.1  nisimura 	struct s3c2440_i2s_softc *sc = handle;
    190       1.1  nisimura 	int codecClock;
    191       1.1  nisimura 	int codecClockPrescaler;
    192       1.1  nisimura 	int pclk = s3c2xx0_softc->sc_pclk; /* Peripherical Clock in Hz*/
    193       1.1  nisimura 
    194       1.1  nisimura 	DPRINTF(("%s\n", __func__));
    195       1.1  nisimura 
    196       1.1  nisimura 	/* TODO: Add selection of 256fs when needed */
    197       1.1  nisimura 	sc->sc_master_clock = 384;
    198       1.1  nisimura 
    199       1.1  nisimura 	codecClock = sample_rate * sc->sc_master_clock;
    200       1.1  nisimura 	codecClockPrescaler = pclk/codecClock;
    201       1.1  nisimura 
    202       1.1  nisimura 	DPRINTF(("CODEC Clock: %d Hz\n", codecClock));
    203       1.1  nisimura 	DPRINTF(("Prescaler: %d\n", codecClockPrescaler));
    204       1.1  nisimura 	DPRINTF(("Actual CODEC Clock: %d Hz\n", pclk/(codecClockPrescaler+1)));
    205       1.1  nisimura 	DPRINTF(("Actual Sampling rate: %d Hz\n",
    206       1.1  nisimura 		 (pclk/(codecClockPrescaler+1))/sc->sc_master_clock));
    207       1.1  nisimura 
    208       1.1  nisimura 	bus_space_write_4(sc->sc_iot, sc->sc_i2s_ioh, IISPSR,
    209       1.1  nisimura 			  IISPSR_PRESCALER_A(codecClockPrescaler) |
    210       1.1  nisimura 			  IISPSR_PRESCALER_B(codecClockPrescaler));
    211       1.1  nisimura }
    212       1.1  nisimura 
    213       1.1  nisimura void
    214       1.1  nisimura s3c2440_i2s_set_sample_width(void *handle, int width)
    215       1.1  nisimura {
    216       1.1  nisimura 	struct s3c2440_i2s_softc *sc = handle;
    217       1.1  nisimura 	sc->sc_sample_width = width;
    218       1.1  nisimura }
    219       1.1  nisimura 
    220       1.1  nisimura void
    221       1.1  nisimura s3c2440_i2s_set_bus_format(void *handle, int format)
    222       1.1  nisimura {
    223       1.1  nisimura 	struct s3c2440_i2s_softc *sc = handle;
    224       1.1  nisimura 
    225       1.1  nisimura 	sc->sc_bus_format = format;
    226       1.1  nisimura }
    227       1.1  nisimura 
    228       1.1  nisimura int
    229       1.1  nisimura s3c2440_i2s_commit(void *handle)
    230       1.1  nisimura {
    231       1.1  nisimura 	uint32_t iisfcon, iiscon, iismod;
    232       1.1  nisimura 	struct s3c2440_i2s_softc *sc = handle;
    233       1.1  nisimura 
    234       1.1  nisimura 	DPRINTF(("%s\n", __func__));
    235       1.1  nisimura 
    236       1.1  nisimura 	iisfcon = 0;
    237       1.1  nisimura 	iiscon = IISCON_IFACE_EN | IISCON_PRESCALER_EN;
    238       1.1  nisimura 	iismod = 0;
    239       1.1  nisimura 
    240       1.1  nisimura 	if ( (sc->sc_dir & S3C2440_I2S_TRANSMIT) ) {
    241       1.1  nisimura 		iisfcon |= IISFCON_TX_DMA_EN | IISFCON_TX_FIFO_EN;
    242       1.1  nisimura 		iiscon |= IISCON_TX_DMA_EN;
    243       1.1  nisimura 		iismod |= IISMOD_MODE_TRANSMIT;
    244       1.1  nisimura 	}
    245       1.1  nisimura 
    246       1.1  nisimura 	if ( (sc->sc_dir & S3C2440_I2S_RECEIVE) ) {
    247       1.1  nisimura 		iisfcon |= IISFCON_RX_DMA_EN | IISFCON_RX_FIFO_EN;
    248       1.1  nisimura 		iiscon |= IISCON_RX_DMA_EN;
    249       1.1  nisimura 		iismod |= IISMOD_MODE_RECEIVE;
    250       1.1  nisimura 	}
    251       1.1  nisimura 
    252       1.1  nisimura 	if (iisfcon == 0) {
    253       1.1  nisimura 		return EINVAL;
    254       1.1  nisimura 	}
    255       1.1  nisimura 
    256       1.1  nisimura 
    257       1.1  nisimura 	if (sc->sc_bus_format == S3C2440_I2S_BUS_MSB)
    258       1.1  nisimura 		iismod |= IISMOD_IFACE_MSB;
    259       1.1  nisimura 
    260       1.1  nisimura 	switch (sc->sc_master_clock) {
    261       1.1  nisimura 	case 256:
    262       1.1  nisimura 		iismod |= IISMOD_MASTER_FREQ256;
    263       1.1  nisimura 		break;
    264       1.1  nisimura 	case 384:
    265       1.1  nisimura 		iismod |= IISMOD_MASTER_FREQ384;
    266       1.1  nisimura 		break;
    267       1.1  nisimura 	default:
    268       1.1  nisimura 		return EINVAL;
    269       1.1  nisimura 
    270       1.1  nisimura 	}
    271       1.1  nisimura 
    272       1.1  nisimura 	switch (sc->sc_serial_clock) {
    273       1.1  nisimura 	case 16:
    274       1.1  nisimura 		iismod |= IISMOD_SERIAL_FREQ16;
    275       1.1  nisimura 		break;
    276       1.1  nisimura 	case 32:
    277       1.1  nisimura 		iismod |= IISMOD_SERIAL_FREQ32;
    278       1.1  nisimura 		break;
    279       1.1  nisimura 	case 48:
    280       1.1  nisimura 		iismod |= IISMOD_SERIAL_FREQ48;
    281       1.1  nisimura 		break;
    282       1.1  nisimura 	default:
    283       1.1  nisimura 		return EINVAL;
    284       1.1  nisimura 	}
    285       1.1  nisimura 
    286       1.1  nisimura 	if (sc->sc_sample_width == 16)
    287       1.1  nisimura 		iismod |= IISMOD_16BIT;
    288       1.1  nisimura 
    289       1.1  nisimura 	bus_space_write_4(sc->sc_iot, sc->sc_i2s_ioh, IISFCON, iisfcon);
    290       1.1  nisimura 	bus_space_write_4(sc->sc_iot, sc->sc_i2s_ioh, IISMOD, iismod);
    291       1.1  nisimura 	bus_space_write_4(sc->sc_iot, sc->sc_i2s_ioh, IISCON, iiscon);
    292       1.1  nisimura 
    293       1.1  nisimura 	return 0;
    294       1.1  nisimura }
    295       1.1  nisimura 
    296       1.1  nisimura int
    297       1.1  nisimura s3c2440_i2s_disable(void *handle)
    298       1.1  nisimura {
    299       1.1  nisimura 	return 0;
    300       1.1  nisimura }
    301       1.1  nisimura 
    302       1.1  nisimura int
    303       1.1  nisimura s3c2440_i2s_get_master_clock(void *handle)
    304       1.1  nisimura {
    305       1.1  nisimura 	struct s3c2440_i2s_softc *sc = handle;
    306       1.1  nisimura 	return sc->sc_master_clock;
    307       1.1  nisimura }
    308       1.1  nisimura 
    309       1.1  nisimura int
    310       1.1  nisimura s3c2440_i2s_get_serial_clock(void *handle)
    311       1.1  nisimura {
    312       1.1  nisimura 	struct s3c2440_i2s_softc *sc = handle;
    313       1.1  nisimura 
    314       1.1  nisimura 	return sc->sc_serial_clock;
    315       1.1  nisimura }
    316       1.1  nisimura 
    317       1.1  nisimura int
    318       1.1  nisimura s3c2440_i2s_alloc(void *handle,
    319       1.1  nisimura 		  int direction, size_t size, int flags,
    320       1.1  nisimura 		  s3c2440_i2s_buf_t *out)
    321       1.1  nisimura {
    322       1.1  nisimura 	int retval = 0;
    323       1.1  nisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
    324       1.1  nisimura 	s3c2440_i2s_buf_t buf;
    325       1.1  nisimura 
    326       1.1  nisimura 	DPRINTF(("%s\n", __func__));
    327       1.1  nisimura 
    328       1.4       chs 	*out = kmem_alloc(sizeof(struct s3c2440_i2s_buf), KM_SLEEP);
    329       1.1  nisimura 	buf = *out;
    330       1.1  nisimura 	buf->i2b_parent = handle;
    331       1.1  nisimura 	buf->i2b_size = size;
    332       1.1  nisimura 	buf->i2b_nsegs = S3C2440_I2S_BUF_MAX_SEGS;
    333       1.1  nisimura 	buf->i2b_xfer = NULL;
    334       1.1  nisimura 	buf->i2b_cb = NULL;
    335       1.1  nisimura 	buf->i2b_cb_cookie = NULL;
    336       1.1  nisimura 
    337       1.1  nisimura 	/* We first allocate some DMA-friendly memory for the buffer... */
    338       1.1  nisimura 	retval = bus_dmamem_alloc(sc->sc_dmat, buf->i2b_size, NBPG, 0,
    339       1.1  nisimura 				  buf->i2b_segs, buf->i2b_nsegs, &buf->i2b_nsegs,
    340       1.4       chs 				  BUS_DMA_WAITOK);
    341       1.1  nisimura 	if (retval != 0) {
    342       1.1  nisimura 		printf("%s: Failed to allocate DMA memory\n", __func__);
    343       1.1  nisimura 		goto cleanup_dealloc;
    344       1.1  nisimura 	}
    345       1.1  nisimura 
    346       1.1  nisimura 	DPRINTF(("%s: Using %d DMA segments\n", __func__, buf->i2b_nsegs));
    347       1.1  nisimura 
    348       1.1  nisimura 	retval = bus_dmamem_map(sc->sc_dmat, buf->i2b_segs, buf->i2b_nsegs,
    349       1.4       chs 				buf->i2b_size, &buf->i2b_addr, BUS_DMA_WAITOK);
    350       1.1  nisimura 
    351       1.1  nisimura 	if (retval != 0) {
    352       1.1  nisimura 		printf("%s: Failed to map DMA memory\n", __func__);
    353       1.1  nisimura 		goto cleanup_dealloc_dma;
    354       1.1  nisimura 	}
    355       1.1  nisimura 
    356       1.1  nisimura 	DPRINTF(("%s: Playback DMA buffer mapped at %p\n", __func__,
    357       1.1  nisimura 		 buf->i2b_addr));
    358       1.1  nisimura 
    359       1.1  nisimura 	/* XXX: Not sure if nsegments is really 1...*/
    360       1.1  nisimura 	retval = bus_dmamap_create(sc->sc_dmat, buf->i2b_size, 1,
    361       1.4       chs 				   buf->i2b_size, 0, BUS_DMA_WAITOK,
    362       1.1  nisimura 				   &buf->i2b_dmamap);
    363       1.1  nisimura 	if (retval != 0) {
    364       1.1  nisimura 		printf("%s: Failed to create DMA map\n", __func__);
    365       1.1  nisimura 		goto cleanup_unmap_dma;
    366       1.1  nisimura 	}
    367       1.1  nisimura 
    368       1.1  nisimura 	DPRINTF(("%s: DMA map created successfully\n", __func__));
    369       1.1  nisimura 
    370       1.4       chs 	buf->i2b_xfer = s3c2440_dmac_allocate_xfer();
    371       1.1  nisimura 
    372       1.1  nisimura 	return 0;
    373       1.1  nisimura  cleanup_unmap_dma:
    374       1.1  nisimura 	bus_dmamem_unmap(sc->sc_dmat, &buf->i2b_addr, buf->i2b_size);
    375       1.1  nisimura  cleanup_dealloc_dma:
    376       1.1  nisimura 	bus_dmamem_free(sc->sc_dmat, buf->i2b_segs, buf->i2b_nsegs);
    377       1.1  nisimura  cleanup_dealloc:
    378       1.1  nisimura 	kmem_free(*out, sizeof(struct s3c2440_i2s_buf));
    379       1.1  nisimura 	return retval;
    380       1.1  nisimura }
    381       1.1  nisimura 
    382       1.1  nisimura void
    383       1.1  nisimura s3c2440_i2s_free(s3c2440_i2s_buf_t buf)
    384       1.1  nisimura {
    385       1.1  nisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
    386       1.1  nisimura 
    387       1.1  nisimura 	if (buf->i2b_xfer != NULL) {
    388       1.1  nisimura 		s3c2440_dmac_free_xfer(buf->i2b_xfer);
    389       1.1  nisimura 	}
    390       1.1  nisimura 
    391       1.1  nisimura 	bus_dmamap_unload(sc->sc_dmat, buf->i2b_dmamap);
    392       1.1  nisimura 	bus_dmamap_destroy(sc->sc_dmat, buf->i2b_dmamap);
    393       1.1  nisimura 	bus_dmamem_unmap(sc->sc_dmat, &buf->i2b_addr, buf->i2b_size);
    394       1.1  nisimura 	bus_dmamem_free(sc->sc_dmat, buf->i2b_segs, buf->i2b_nsegs);
    395       1.1  nisimura 	kmem_free(buf, sizeof(struct s3c2440_i2s_buf));
    396       1.1  nisimura }
    397       1.1  nisimura 
    398       1.1  nisimura int
    399       1.1  nisimura s3c2440_i2s_output(s3c2440_i2s_buf_t buf, void *block, int bsize,
    400       1.1  nisimura 		   void (*callback)(void*), void *cb_cookie)
    401       1.1  nisimura {
    402       1.1  nisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
    403       1.1  nisimura 	struct s3c2440_i2s_softc *i2s = buf->i2b_parent;
    404       1.1  nisimura 	int retval;
    405       1.1  nisimura 	dmac_xfer_t xfer = buf->i2b_xfer;
    406       1.1  nisimura 
    407       1.1  nisimura 	retval = bus_dmamap_load(sc->sc_dmat, buf->i2b_dmamap, block,
    408       1.1  nisimura 				 bsize, NULL, BUS_DMA_NOWAIT);
    409       1.1  nisimura 	if (retval != 0) {
    410       1.1  nisimura 		printf("Failed to load DMA map\n");
    411       1.1  nisimura 		return retval;
    412       1.1  nisimura 	}
    413       1.1  nisimura 
    414       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_bus_type = DMAC_BUS_TYPE_PERIPHERAL;
    415       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_increment = FALSE;
    416       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_nsegs = 1;
    417       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_dma_segs = &i2s->sc_dr;
    418       1.1  nisimura 
    419       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_bus_type = DMAC_BUS_TYPE_SYSTEM;
    420       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_increment = TRUE;
    421       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_nsegs = buf->i2b_dmamap->dm_nsegs;
    422       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_dma_segs = buf->i2b_dmamap->dm_segs;
    423       1.1  nisimura 
    424       1.1  nisimura 	xfer->dx_peripheral = DMAC_PERIPH_I2SSDO;
    425       1.1  nisimura 
    426       1.1  nisimura 	if (i2s->sc_sample_width == 16)
    427       1.1  nisimura 		xfer->dx_xfer_width = DMAC_XFER_WIDTH_16BIT;
    428       1.1  nisimura 	else if (i2s->sc_sample_width == 8)
    429       1.1  nisimura 		xfer->dx_xfer_width = DMAC_XFER_WIDTH_8BIT;
    430       1.1  nisimura 
    431       1.1  nisimura 	xfer->dx_done = s3c2440_i2s_xfer_complete;
    432       1.1  nisimura 	xfer->dx_cookie = buf;
    433       1.1  nisimura 	xfer->dx_xfer_mode = DMAC_XFER_MODE_HANDSHAKE;
    434       1.1  nisimura 
    435       1.1  nisimura 	buf->i2b_cb = callback;
    436       1.1  nisimura 	buf->i2b_cb_cookie = cb_cookie;
    437       1.1  nisimura 
    438       1.1  nisimura 	s3c2440_dmac_start_xfer(buf->i2b_xfer);
    439       1.1  nisimura 
    440       1.1  nisimura 	return 0;
    441       1.1  nisimura }
    442       1.1  nisimura 
    443       1.1  nisimura int
    444       1.1  nisimura s3c2440_i2s_halt_output(s3c2440_i2s_buf_t buf)
    445       1.1  nisimura {
    446       1.1  nisimura 	/*int retval;*/
    447       1.1  nisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
    448       1.1  nisimura 
    449       1.1  nisimura 	DPRINTF(("Aborting DMA transfer\n"));
    450       1.1  nisimura 	/*do {
    451       1.1  nisimura 	  retval =*/ s3c2440_dmac_abort_xfer(buf->i2b_xfer);
    452       1.1  nisimura /*} while(retval != 0);*/
    453       1.1  nisimura 	DPRINTF(("Aborting DMA transfer: SUCCESS\n"));
    454       1.1  nisimura 
    455       1.1  nisimura 	bus_dmamap_unload(sc->sc_dmat, buf->i2b_dmamap);
    456       1.1  nisimura 
    457       1.1  nisimura 	return 0;
    458       1.1  nisimura }
    459       1.1  nisimura 
    460       1.1  nisimura int
    461       1.1  nisimura s3c2440_i2s_input(s3c2440_i2s_buf_t buf, void *block, int bsize,
    462       1.1  nisimura 		   void (*callback)(void*), void *cb_cookie)
    463       1.1  nisimura {
    464       1.1  nisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
    465       1.1  nisimura 	struct s3c2440_i2s_softc *i2s = buf->i2b_parent;
    466       1.1  nisimura 	int retval;
    467       1.1  nisimura 	dmac_xfer_t xfer = buf->i2b_xfer;
    468       1.1  nisimura 
    469       1.1  nisimura 	retval = bus_dmamap_load(sc->sc_dmat, buf->i2b_dmamap, block,
    470       1.1  nisimura 				 bsize, NULL, BUS_DMA_NOWAIT);
    471       1.1  nisimura 	if (retval != 0) {
    472       1.1  nisimura 		printf("Failed to load DMA map\n");
    473       1.1  nisimura 		return retval;
    474       1.1  nisimura 	}
    475       1.1  nisimura 
    476       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_bus_type = DMAC_BUS_TYPE_PERIPHERAL;
    477       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_increment = FALSE;
    478       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_nsegs = 1;
    479       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_dma_segs = &i2s->sc_dr;
    480       1.1  nisimura 
    481       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_bus_type = DMAC_BUS_TYPE_SYSTEM;
    482       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_increment = TRUE;
    483       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_nsegs = buf->i2b_dmamap->dm_nsegs;
    484       1.1  nisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_dma_segs = buf->i2b_dmamap->dm_segs;
    485       1.1  nisimura 
    486       1.1  nisimura 	xfer->dx_peripheral = DMAC_PERIPH_I2SSDI;
    487       1.1  nisimura 
    488       1.1  nisimura 	if (i2s->sc_sample_width == 16)
    489       1.1  nisimura 		xfer->dx_xfer_width = DMAC_XFER_WIDTH_16BIT;
    490       1.1  nisimura 	else if (i2s->sc_sample_width == 8)
    491       1.1  nisimura 		xfer->dx_xfer_width = DMAC_XFER_WIDTH_8BIT;
    492       1.1  nisimura 
    493       1.1  nisimura 	xfer->dx_done = s3c2440_i2s_xfer_complete;
    494       1.1  nisimura 	xfer->dx_cookie = buf;
    495       1.1  nisimura 	xfer->dx_xfer_mode = DMAC_XFER_MODE_HANDSHAKE;
    496       1.1  nisimura 
    497       1.1  nisimura 	buf->i2b_cb = callback;
    498       1.1  nisimura 	buf->i2b_cb_cookie = cb_cookie;
    499       1.1  nisimura 
    500       1.1  nisimura 	s3c2440_dmac_start_xfer(buf->i2b_xfer);
    501       1.1  nisimura 
    502       1.1  nisimura 	return 0;
    503       1.1  nisimura }
    504       1.1  nisimura 
    505       1.1  nisimura static void
    506       1.1  nisimura s3c2440_i2s_xfer_complete(dmac_xfer_t xfer, void *cookie)
    507       1.1  nisimura {
    508       1.1  nisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
    509       1.1  nisimura 	s3c2440_i2s_buf_t buf = cookie;
    510       1.1  nisimura 	struct s3c2440_i2s_softc *i2s = buf->i2b_parent;
    511       1.1  nisimura 
    512       1.1  nisimura 	bus_dmamap_unload(sc->sc_dmat, buf->i2b_dmamap);
    513       1.1  nisimura 
    514       1.1  nisimura 	mutex_spin_enter(i2s->sc_intr_lock);
    515       1.1  nisimura 	(buf->i2b_cb)(buf->i2b_cb_cookie);
    516       1.1  nisimura 	mutex_spin_exit(i2s->sc_intr_lock);
    517       1.1  nisimura }
    518