s3c2440_intr.c revision 1.2 1 1.1 nisimura /*-
2 1.1 nisimura * Copyright (c) 2012 The NetBSD Foundation, Inc.
3 1.1 nisimura * All rights reserved.
4 1.1 nisimura *
5 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
6 1.1 nisimura * by Paul Fleischer <paul (at) xpg.dk>
7 1.1 nisimura *
8 1.1 nisimura * Redistribution and use in source and binary forms, with or without
9 1.1 nisimura * modification, are permitted provided that the following conditions
10 1.1 nisimura * are met:
11 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
12 1.1 nisimura * notice, this list of conditions and the following disclaimer.
13 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
15 1.1 nisimura * documentation and/or other materials provided with the distribution.
16 1.1 nisimura *
17 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
18 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
19 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
20 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
21 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
28 1.1 nisimura */
29 1.1 nisimura
30 1.1 nisimura /* Derived from s3c2410_intr.c */
31 1.1 nisimura /*
32 1.1 nisimura * Copyright (c) 2003 Genetec corporation. All rights reserved.
33 1.1 nisimura * Written by Hiroyuki Bessho for Genetec corporation.
34 1.1 nisimura *
35 1.1 nisimura * Redistribution and use in source and binary forms, with or without
36 1.1 nisimura * modification, are permitted provided that the following conditions
37 1.1 nisimura * are met:
38 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
39 1.1 nisimura * notice, this list of conditions and the following disclaimer.
40 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
41 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
42 1.1 nisimura * documentation and/or other materials provided with the distribution.
43 1.1 nisimura * 3. The name of Genetec corporation may not be used to endorse
44 1.1 nisimura * or promote products derived from this software without specific prior
45 1.1 nisimura * written permission.
46 1.1 nisimura *
47 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY GENETEC CORP. ``AS IS'' AND
48 1.1 nisimura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
49 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
50 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORP.
51 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
52 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
53 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
54 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
55 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
56 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
57 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
58 1.1 nisimura */
59 1.1 nisimura
60 1.1 nisimura /*
61 1.1 nisimura * IRQ handler for Samsung S3C2440 processor.
62 1.1 nisimura * It has integrated interrupt controller.
63 1.1 nisimura */
64 1.1 nisimura
65 1.1 nisimura #include <sys/cdefs.h>
66 1.2 skrll __KERNEL_RCSID(0, "$NetBSD: s3c2440_intr.c,v 1.2 2022/09/27 06:36:43 skrll Exp $");
67 1.1 nisimura
68 1.1 nisimura #include <sys/param.h>
69 1.1 nisimura #include <sys/systm.h>
70 1.1 nisimura #include <sys/atomic.h>
71 1.1 nisimura #include <sys/bus.h>
72 1.1 nisimura #include <machine/intr.h>
73 1.1 nisimura #include <arm/cpufunc.h>
74 1.1 nisimura
75 1.1 nisimura #include <arm/s3c2xx0/s3c2440reg.h>
76 1.1 nisimura #include <arm/s3c2xx0/s3c2440var.h>
77 1.1 nisimura
78 1.1 nisimura /*
79 1.1 nisimura * interrupt dispatch table.
80 1.1 nisimura */
81 1.1 nisimura
82 1.1 nisimura struct s3c2xx0_intr_dispatch handler[ICU_LEN];
83 1.1 nisimura
84 1.1 nisimura
85 1.1 nisimura volatile int intr_mask;
86 1.1 nisimura #ifdef __HAVE_FAST_SOFTINTS
87 1.1 nisimura volatile int softint_pending;
88 1.1 nisimura volatile int soft_intr_mask;
89 1.1 nisimura #endif
90 1.1 nisimura volatile int global_intr_mask = 0; /* mask some interrupts at all spl level */
91 1.1 nisimura
92 1.1 nisimura /* interrupt masks for each level */
93 1.1 nisimura int s3c2xx0_imask[NIPL];
94 1.1 nisimura int s3c2xx0_ilevel[ICU_LEN];
95 1.1 nisimura #ifdef __HAVE_FAST_SOFTINTS
96 1.1 nisimura int s3c24x0_soft_imask[NIPL];
97 1.1 nisimura #endif
98 1.1 nisimura
99 1.1 nisimura vaddr_t intctl_base; /* interrupt controller registers */
100 1.1 nisimura #define icreg(offset) \
101 1.1 nisimura (*(volatile uint32_t *)(intctl_base+(offset)))
102 1.1 nisimura
103 1.1 nisimura #ifdef __HAVE_FAST_SOFTINTS
104 1.1 nisimura /*
105 1.1 nisimura * Map a software interrupt queue to an interrupt priority level.
106 1.1 nisimura */
107 1.1 nisimura static const int si_to_ipl[] = {
108 1.1 nisimura [SI_SOFTBIO] = IPL_SOFTBIO,
109 1.1 nisimura [SI_SOFTCLOCK] = IPL_SOFTCLOCK,
110 1.1 nisimura [SI_SOFTNET] = IPL_SOFTNET,
111 1.1 nisimura [SI_SOFTSERIAL] = IPL_SOFTSERIAL,
112 1.1 nisimura };
113 1.1 nisimura #endif
114 1.1 nisimura
115 1.1 nisimura #define PENDING_CLEAR_MASK (~0)
116 1.1 nisimura
117 1.1 nisimura /*
118 1.1 nisimura * called from irq_entry.
119 1.1 nisimura */
120 1.1 nisimura void s3c2440_irq_handler(struct clockframe *);
121 1.1 nisimura void
122 1.1 nisimura s3c2440_irq_handler(struct clockframe *frame)
123 1.1 nisimura {
124 1.1 nisimura uint32_t irqbits;
125 1.1 nisimura int irqno;
126 1.1 nisimura int saved_spl_level;
127 1.1 nisimura struct cpu_info * const ci = curcpu();
128 1.1 nisimura
129 1.1 nisimura saved_spl_level = curcpl();
130 1.1 nisimura
131 1.1 nisimura #ifdef DIAGNOSTIC
132 1.1 nisimura if (curcpu()->ci_intr_depth > 10)
133 1.1 nisimura panic("nested intr too deep");
134 1.1 nisimura #endif
135 1.1 nisimura
136 1.1 nisimura while ((irqbits = icreg(INTCTL_INTPND)) != 0) {
137 1.1 nisimura /* Note: Only one bit in INTPND register is set */
138 1.1 nisimura
139 1.1 nisimura irqno = icreg(INTCTL_INTOFFSET);
140 1.1 nisimura
141 1.1 nisimura #ifdef DIAGNOSTIC
142 1.1 nisimura if (__predict_false((irqbits & (1<<irqno)) == 0)) {
143 1.1 nisimura /* This shouldn't happen */
144 1.1 nisimura printf("INTOFFSET=%d, INTPND=%x\n", irqno, irqbits);
145 1.1 nisimura break;
146 1.1 nisimura }
147 1.1 nisimura #endif
148 1.1 nisimura /* raise spl to stop interrupts of lower priorities */
149 1.1 nisimura if (saved_spl_level < handler[irqno].level)
150 1.1 nisimura s3c2xx0_setipl(handler[irqno].level);
151 1.1 nisimura
152 1.1 nisimura /* clear pending bit */
153 1.1 nisimura icreg(INTCTL_SRCPND) = PENDING_CLEAR_MASK & (1 << irqno);
154 1.1 nisimura icreg(INTCTL_INTPND) = PENDING_CLEAR_MASK & (1 << irqno);
155 1.1 nisimura
156 1.1 nisimura handler[irqno].ev.ev_count++;
157 1.1 nisimura ci->ci_data.cpu_nintr++;
158 1.1 nisimura
159 1.1 nisimura enable_interrupts(I32_bit); /* allow nested interrupts */
160 1.1 nisimura
161 1.1 nisimura (*handler[irqno].func) (
162 1.1 nisimura handler[irqno].cookie == 0
163 1.1 nisimura ? frame : handler[irqno].cookie);
164 1.1 nisimura
165 1.1 nisimura disable_interrupts(I32_bit);
166 1.1 nisimura
167 1.1 nisimura /* restore spl to that was when this interrupt happen */
168 1.1 nisimura s3c2xx0_setipl(saved_spl_level);
169 1.1 nisimura
170 1.1 nisimura }
171 1.1 nisimura
172 1.1 nisimura #ifdef __HAVE_FAST_SOFTINTS
173 1.1 nisimura cpu_dosoftints();
174 1.1 nisimura #endif
175 1.1 nisimura }
176 1.1 nisimura
177 1.1 nisimura /*
178 1.1 nisimura * Handler for main IRQ of cascaded interrupts.
179 1.1 nisimura */
180 1.1 nisimura static int
181 1.1 nisimura cascade_irq_handler(void *cookie)
182 1.1 nisimura {
183 1.1 nisimura int index = (int)cookie - 1;
184 1.1 nisimura uint32_t irqbits;
185 1.1 nisimura int irqno, i;
186 1.1 nisimura int save = disable_interrupts(I32_bit);
187 1.1 nisimura
188 1.1 nisimura KASSERT(0 <= index && index <= 3);
189 1.1 nisimura
190 1.1 nisimura irqbits = icreg(INTCTL_SUBSRCPND) &
191 1.1 nisimura ~icreg(INTCTL_INTSUBMSK) & (0x07 << (3*index));
192 1.1 nisimura
193 1.1 nisimura for (irqno = 3*index; irqbits; ++irqno) {
194 1.1 nisimura if ((irqbits & (1<<irqno)) == 0)
195 1.1 nisimura continue;
196 1.1 nisimura
197 1.1 nisimura /* clear pending bit */
198 1.1 nisimura irqbits &= ~(1<<irqno);
199 1.1 nisimura icreg(INTCTL_SUBSRCPND) = (1 << irqno);
200 1.1 nisimura
201 1.1 nisimura /* allow nested interrupts. SPL is already set
202 1.1 nisimura * correctly by main handler. */
203 1.1 nisimura restore_interrupts(save);
204 1.1 nisimura
205 1.1 nisimura i = S3C2440_SUBIRQ_MIN + irqno;
206 1.1 nisimura (* handler[i].func)(handler[i].cookie);
207 1.1 nisimura
208 1.1 nisimura disable_interrupts(I32_bit);
209 1.1 nisimura }
210 1.1 nisimura
211 1.1 nisimura return 1;
212 1.1 nisimura }
213 1.1 nisimura
214 1.1 nisimura
215 1.1 nisimura static const uint8_t subirq_to_main[] = {
216 1.1 nisimura S3C2440_INT_UART0,
217 1.1 nisimura S3C2440_INT_UART0,
218 1.1 nisimura S3C2440_INT_UART0,
219 1.1 nisimura S3C2440_INT_UART1,
220 1.1 nisimura S3C2440_INT_UART1,
221 1.1 nisimura S3C2440_INT_UART1,
222 1.1 nisimura S3C2440_INT_UART2,
223 1.1 nisimura S3C2440_INT_UART2,
224 1.1 nisimura S3C2440_INT_UART2,
225 1.1 nisimura S3C24X0_INT_ADCTC,
226 1.1 nisimura S3C24X0_INT_ADCTC,
227 1.1 nisimura };
228 1.1 nisimura
229 1.1 nisimura void *
230 1.1 nisimura s3c24x0_intr_establish(int irqno, int level, int type,
231 1.1 nisimura int (* func) (void *), void *cookie)
232 1.1 nisimura {
233 1.1 nisimura int save;
234 1.1 nisimura
235 1.1 nisimura if (irqno < 0 || irqno >= ICU_LEN ||
236 1.1 nisimura type < IST_NONE || IST_EDGE_BOTH < type)
237 1.1 nisimura panic("intr_establish: bogus irq or type");
238 1.1 nisimura
239 1.1 nisimura save = disable_interrupts(I32_bit);
240 1.1 nisimura
241 1.1 nisimura handler[irqno].cookie = cookie;
242 1.1 nisimura handler[irqno].func = func;
243 1.1 nisimura handler[irqno].level = level;
244 1.1 nisimura
245 1.1 nisimura if (irqno >= S3C2440_SUBIRQ_MIN) {
246 1.1 nisimura /* cascaded interrupts. */
247 1.1 nisimura int main_irqno;
248 1.1 nisimura int i = (irqno - S3C2440_SUBIRQ_MIN);
249 1.1 nisimura
250 1.1 nisimura main_irqno = subirq_to_main[i];
251 1.1 nisimura
252 1.1 nisimura /* establish main irq if first time
253 1.1 nisimura * be careful that cookie shouldn't be 0 */
254 1.1 nisimura if (handler[main_irqno].func != cascade_irq_handler)
255 1.1 nisimura s3c24x0_intr_establish(main_irqno, level, type,
256 1.1 nisimura cascade_irq_handler, (void *)((i/3) + 1));
257 1.1 nisimura
258 1.1 nisimura /* unmask it in submask register */
259 1.1 nisimura icreg(INTCTL_INTSUBMSK) &= ~(1<<i);
260 1.1 nisimura
261 1.1 nisimura restore_interrupts(save);
262 1.1 nisimura return &handler[irqno];
263 1.1 nisimura }
264 1.1 nisimura
265 1.1 nisimura s3c2xx0_update_intr_masks(irqno, level);
266 1.1 nisimura
267 1.1 nisimura /*
268 1.1 nisimura * set trigger type for external interrupts 0..3
269 1.1 nisimura */
270 1.1 nisimura if (irqno <= S3C24X0_INT_EXT(3)) {
271 1.1 nisimura /*
272 1.1 nisimura * Update external interrupt control
273 1.1 nisimura */
274 1.1 nisimura s3c2440_setup_extint(irqno, type);
275 1.1 nisimura }
276 1.1 nisimura
277 1.1 nisimura s3c2xx0_setipl(curcpl());
278 1.1 nisimura
279 1.1 nisimura restore_interrupts(save);
280 1.1 nisimura
281 1.1 nisimura return &handler[irqno];
282 1.1 nisimura }
283 1.1 nisimura
284 1.1 nisimura
285 1.1 nisimura static void
286 1.1 nisimura init_interrupt_masks(void)
287 1.1 nisimura {
288 1.1 nisimura int i;
289 1.1 nisimura
290 1.1 nisimura for (i=0; i < NIPL; ++i)
291 1.1 nisimura s3c2xx0_imask[i] = 0;
292 1.1 nisimura
293 1.1 nisimura #ifdef __HAVE_FAST_SOFTINTS
294 1.1 nisimura s3c24x0_soft_imask[IPL_NONE] = SI_TO_IRQBIT(SI_SOFTSERIAL) |
295 1.1 nisimura SI_TO_IRQBIT(SI_SOFTNET) | SI_TO_IRQBIT(SI_SOFTCLOCK) |
296 1.1 nisimura SI_TO_IRQBIT(SI_SOFT);
297 1.1 nisimura
298 1.1 nisimura s3c24x0_soft_imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFTSERIAL) |
299 1.1 nisimura SI_TO_IRQBIT(SI_SOFTNET) | SI_TO_IRQBIT(SI_SOFTCLOCK);
300 1.1 nisimura
301 1.1 nisimura /*
302 1.1 nisimura * splsoftclock() is the only interface that users of the
303 1.1 nisimura * generic software interrupt facility have to block their
304 1.1 nisimura * soft intrs, so splsoftclock() must also block IPL_SOFT.
305 1.1 nisimura */
306 1.1 nisimura s3c24x0_soft_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTSERIAL) |
307 1.1 nisimura SI_TO_IRQBIT(SI_SOFTNET);
308 1.1 nisimura
309 1.1 nisimura /*
310 1.1 nisimura * splsoftnet() must also block splsoftclock(), since we don't
311 1.1 nisimura * want timer-driven network events to occur while we're
312 1.1 nisimura * processing incoming packets.
313 1.1 nisimura */
314 1.1 nisimura s3c24x0_soft_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTSERIAL);
315 1.1 nisimura
316 1.1 nisimura for (i = IPL_BIO; i < IPL_SOFTSERIAL; ++i)
317 1.1 nisimura s3c24x0_soft_imask[i] = SI_TO_IRQBIT(SI_SOFTSERIAL);
318 1.1 nisimura #endif
319 1.1 nisimura }
320 1.1 nisimura
321 1.1 nisimura void
322 1.1 nisimura s3c2440_intr_init(struct s3c24x0_softc *sc)
323 1.1 nisimura {
324 1.1 nisimura intctl_base = (vaddr_t) bus_space_vaddr(sc->sc_sx.sc_iot,
325 1.1 nisimura sc->sc_sx.sc_intctl_ioh);
326 1.1 nisimura
327 1.1 nisimura s3c2xx0_intr_mask_reg = (uint32_t *)(intctl_base + INTCTL_INTMSK);
328 1.1 nisimura
329 1.1 nisimura /* clear all pending interrupt */
330 1.1 nisimura icreg(INTCTL_SRCPND) = ~0;
331 1.1 nisimura icreg(INTCTL_INTPND) = ~0;
332 1.1 nisimura
333 1.1 nisimura /* mask all sub interrupts */
334 1.1 nisimura icreg(INTCTL_INTSUBMSK) = 0x7ff;
335 1.1 nisimura
336 1.1 nisimura init_interrupt_masks();
337 1.1 nisimura
338 1.1 nisimura s3c2xx0_intr_init(handler, ICU_LEN);
339 1.1 nisimura
340 1.1 nisimura }
341 1.1 nisimura
342 1.1 nisimura
343 1.1 nisimura /*
344 1.1 nisimura * mask/unmask sub interrupts
345 1.1 nisimura */
346 1.1 nisimura void
347 1.1 nisimura s3c2440_mask_subinterrupts(int bits)
348 1.1 nisimura {
349 1.1 nisimura int psw = disable_interrupts(IF32_bits);
350 1.1 nisimura icreg(INTCTL_INTSUBMSK) |= bits;
351 1.1 nisimura restore_interrupts(psw);
352 1.1 nisimura
353 1.1 nisimura }
354 1.1 nisimura
355 1.1 nisimura void
356 1.1 nisimura s3c2440_unmask_subinterrupts(int bits)
357 1.1 nisimura {
358 1.1 nisimura int psw = disable_interrupts(IF32_bits);
359 1.1 nisimura icreg(INTCTL_INTSUBMSK) &= ~bits;
360 1.1 nisimura restore_interrupts(psw);
361 1.1 nisimura
362 1.1 nisimura }
363 1.1 nisimura
364 1.1 nisimura /*
365 1.1 nisimura * Update external interrupt control
366 1.1 nisimura */
367 1.1 nisimura static const u_char s3c24x0_ist[] = {
368 1.1 nisimura EXTINTR_LOW, /* NONE */
369 1.1 nisimura EXTINTR_FALLING, /* PULSE */
370 1.1 nisimura EXTINTR_FALLING, /* EDGE */
371 1.1 nisimura EXTINTR_LOW, /* LEVEL */
372 1.1 nisimura EXTINTR_HIGH,
373 1.1 nisimura EXTINTR_RISING,
374 1.1 nisimura EXTINTR_BOTH,
375 1.1 nisimura };
376 1.1 nisimura
377 1.1 nisimura void
378 1.1 nisimura s3c2440_setup_extint(int extint, int type)
379 1.1 nisimura {
380 1.1 nisimura uint32_t reg;
381 1.1 nisimura u_int trig;
382 1.1 nisimura int i = extint % 8;
383 1.1 nisimura int regidx = extint/8; /* GPIO_EXTINT[0:2] */
384 1.1 nisimura int save;
385 1.1 nisimura uint32_t gpio;
386 1.1 nisimura uint32_t offset;
387 1.1 nisimura
388 1.1 nisimura trig = s3c24x0_ist[type];
389 1.1 nisimura
390 1.1 nisimura save = disable_interrupts(I32_bit);
391 1.1 nisimura
392 1.1 nisimura reg = bus_space_read_4(s3c2xx0_softc->sc_iot,
393 1.1 nisimura s3c2xx0_softc->sc_gpio_ioh,
394 1.1 nisimura GPIO_EXTINT(regidx));
395 1.1 nisimura
396 1.1 nisimura reg = reg & ~(0x07 << (4*i));
397 1.1 nisimura reg |= trig << (4*i);
398 1.1 nisimura
399 1.1 nisimura bus_space_write_4(s3c2xx0_softc->sc_iot, s3c2xx0_softc->sc_gpio_ioh,
400 1.1 nisimura GPIO_EXTINT(regidx), reg);
401 1.1 nisimura
402 1.1 nisimura /* Setup GPIO-pin to serve as interrupt */
403 1.1 nisimura if (extint < 8 ) {
404 1.1 nisimura gpio = GPIO_PFCON;
405 1.1 nisimura offset = extint;
406 1.1 nisimura } else {
407 1.1 nisimura gpio = GPIO_PGCON;
408 1.1 nisimura offset = 8-extint;
409 1.1 nisimura }
410 1.1 nisimura reg = bus_space_read_4(s3c2xx0_softc->sc_iot, s3c2xx0_softc->sc_gpio_ioh,
411 1.1 nisimura gpio);
412 1.1 nisimura reg = GPIO_SET_FUNC(reg, offset, 2);
413 1.1 nisimura bus_space_write_4(s3c2xx0_softc->sc_iot, s3c2xx0_softc->sc_gpio_ioh,
414 1.1 nisimura gpio, reg);
415 1.1 nisimura
416 1.1 nisimura
417 1.1 nisimura restore_interrupts(save);
418 1.1 nisimura }
419