s3c24x0reg.h revision 1.10 1 1.10 nisimura /* $NetBSD: s3c24x0reg.h,v 1.10 2012/01/30 03:28:33 nisimura Exp $ */
2 1.1 bsh
3 1.1 bsh /*
4 1.1 bsh * Copyright (c) 2003 Genetec corporation All rights reserved.
5 1.1 bsh * Written by Hiroyuki Bessho for Genetec corporation.
6 1.1 bsh *
7 1.1 bsh * Redistribution and use in source and binary forms, with or without
8 1.1 bsh * modification, are permitted provided that the following conditions
9 1.1 bsh * are met:
10 1.1 bsh * 1. Redistributions of source code must retain the above copyright
11 1.1 bsh * notice, this list of conditions and the following disclaimer.
12 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 bsh * notice, this list of conditions and the following disclaimer in the
14 1.1 bsh * documentation and/or other materials provided with the distribution.
15 1.1 bsh * 3. The name of Genetec corporation may not be used to endorse
16 1.1 bsh * or promote products derived from this software without specific prior
17 1.1 bsh * written permission.
18 1.1 bsh *
19 1.1 bsh * THIS SOFTWARE IS PROVIDED BY GENETEC CORP. ``AS IS'' AND
20 1.1 bsh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 bsh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 bsh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORP.
23 1.1 bsh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 bsh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 bsh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 bsh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 bsh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 bsh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 bsh * POSSIBILITY OF SUCH DAMAGE.
30 1.1 bsh */
31 1.1 bsh
32 1.1 bsh
33 1.1 bsh /*
34 1.1 bsh * Samsung S3C2410X/2400 processor is ARM920T based integrated CPU
35 1.1 bsh *
36 1.1 bsh * Reference:
37 1.1 bsh * S3C2410X User's Manual
38 1.1 bsh * S3C2400 User's Manual
39 1.1 bsh */
40 1.1 bsh #ifndef _ARM_S3C2XX0_S3C24X0REG_H_
41 1.6 bsh #define _ARM_S3C2XX0_S3C24X0REG_H_
42 1.1 bsh
43 1.1 bsh /* Memory controller */
44 1.1 bsh #define MEMCTL_BWSCON 0x00 /* Bus width and wait status */
45 1.1 bsh #define BWSCON_DW0_SHIFT 1 /* bank0 is odd */
46 1.6 bsh #define BWSCON_BANK_SHIFT(n) (4*(n)) /* for bank 1..7 */
47 1.1 bsh #define BWSCON_DW_MASK 0x03
48 1.1 bsh #define BWSCON_DW_8 0
49 1.6 bsh #define BWSCON_DW_16 1
50 1.1 bsh #define BWSCON_DW_32 2
51 1.1 bsh #define BWSCON_WS 0x04 /* WAIT enable for the bank */
52 1.1 bsh #define BWSCON_ST 0x08 /* SRAM use UB/LB for the bank */
53 1.1 bsh
54 1.1 bsh #define MEMCTL_BANKCON0 0x04 /* Boot ROM control */
55 1.3 bsh #define MEMCTL_BANKCON(n) (0x04+4*(n)) /* BANKn control */
56 1.1 bsh #define BANKCON_MT_SHIFT 15
57 1.1 bsh #define BANKCON_MT_ROM (0<<BANKCON_MT_SHIFT)
58 1.1 bsh #define BANKCON_MT_DRAM (3<<BANKCON_MT_SHIFT)
59 1.1 bsh #define BANKCON_TACS_SHIFT 13 /* address set-up time to nGCS */
60 1.1 bsh #define BANKCON_TCOS_SHIFT 11 /* CS set-up to nOE */
61 1.1 bsh #define BANKCON_TACC_SHIFT 8 /* CS set-up to nOE */
62 1.1 bsh #define BANKCON_TOCH_SHIFT 6 /* CS hold time from OE */
63 1.1 bsh #define BANKCON_TCAH_SHIFT 4 /* address hold time from OE */
64 1.1 bsh #define BANKCON_TACP_SHIFT 2 /* page mode access cycle */
65 1.1 bsh #define BANKCON_TACP_2 (0<<BANKCON_TACP_SHIFT)
66 1.1 bsh #define BANKCON_TACP_3 (1<<BANKCON_TACP_SHIFT)
67 1.1 bsh #define BANKCON_TACP_4 (2<<BANKCON_TACP_SHIFT)
68 1.1 bsh #define BANKCON_TACP_6 (3<<BANKCON_TACP_SHIFT)
69 1.1 bsh #define BANKCON_PMC_4 (1<<0)
70 1.1 bsh #define BANKCON_PMC_8 (2<<0)
71 1.1 bsh #define BANKCON_PMC_16 (3<<0)
72 1.5 mycroft #define BANKCON_TRCD_SHIFT 2 /* RAS to CAS delay */
73 1.5 mycroft #define BANKCON_TRCD_2 (0<<2)
74 1.1 bsh #define BANKCON_TRCD_3 (1<<2)
75 1.1 bsh #define BANKCON_TRCD_4 (2<<2)
76 1.1 bsh #define BANKCON_SCAN_8 (0<<0) /* Column address number */
77 1.1 bsh #define BANKCON_SCAN_9 (1<<0)
78 1.1 bsh #define BANKCON_SCAN_10 (2<<0)
79 1.1 bsh #define MEMCTL_REFRESH 0x24 /* DRAM?SDRAM Refresh */
80 1.1 bsh #define REFRESH_REFEN (1<<23)
81 1.1 bsh #define REFRESH_TREFMD (1<<22) /* 1=self refresh */
82 1.1 bsh #define REFRESH_TRP_2 (0<<20)
83 1.1 bsh #define REFRESH_TRP_3 (1<<20)
84 1.1 bsh #define REFRESH_TRP_4 (2<<20)
85 1.1 bsh #define REFRESH_TRC_4 (0<<18)
86 1.1 bsh #define REFRESH_TRC_5 (1<<18)
87 1.1 bsh #define REFRESH_TRC_6 (2<<18)
88 1.1 bsh #define REFRESH_TRC_7 (3<<18)
89 1.1 bsh #define REFRESH_COUNTER_MASK 0x3ff
90 1.1 bsh #define MEMCTL_BANKSIZE 0x28 /* Flexible Bank size */
91 1.1 bsh #define MEMCTL_MRSRB6 0x2c /* SDRAM Mode register */
92 1.1 bsh #define MEMCTL_MRSRB7 0x30
93 1.1 bsh #define MRSR_CL_SHIFT 4 /* CAS Latency */
94 1.1 bsh
95 1.6 bsh #define S3C24X0_MEMCTL_SIZE 0x34
96 1.3 bsh
97 1.1 bsh /* USB Host controller */
98 1.3 bsh #define S3C24X0_USBHC_SIZE 0x5c
99 1.1 bsh
100 1.1 bsh /* Interrupt controller */
101 1.1 bsh #define INTCTL_PRIORITY 0x0c /* IRQ Priority control */
102 1.6 bsh #define INTCTL_INTPND 0x10 /* Interrupt request status */
103 1.6 bsh #define INTCTL_INTOFFSET 0x14 /* Interrupt request source */
104 1.1 bsh
105 1.1 bsh /* Interrupt source */
106 1.1 bsh #define S3C24X0_INT_ADCTC 31 /* ADC (and TC for 2410 */
107 1.6 bsh #define S3C24X0_INT_RTC 30 /* RTC alarm */
108 1.1 bsh #define S3C2400_INT_UTXD1 29 /* UART1 Tx INT (2400 only) */
109 1.1 bsh #define S3C2410_INT_SPI1 29 /* SPI 1 (2410 only) */
110 1.10 nisimura #define S3C2440_INT_SPI1 29 /* SPI 1 (2440 only) */
111 1.1 bsh #define S3C2400_INT_UTXD0 28 /* UART0 Tx INT (2400 only) */
112 1.1 bsh #define S3C2410_INT_UART0 28 /* UART0 (2410 only) */
113 1.10 nisimura #define S3C2440_INT_UART0 28 /* UART0 (2440 only) */
114 1.6 bsh #define S3C24X0_INT_IIC 27
115 1.6 bsh #define S3C24X0_INT_USBH 26 /* USB Host */
116 1.6 bsh #define S3C24X0_INT_USBD 25 /* USB Device */
117 1.6 bsh #define S3C2400_INT_URXD1 24 /* UART1 Rx INT (2400 only) */
118 1.6 bsh #define S3C2400_INT_URXD0 23 /* UART0 Rx INT (2400 only) */
119 1.6 bsh #define S3C2410_INT_UART1 23 /* UART0 (2410 only) */
120 1.10 nisimura #define S3C2440_INT_UART1 23 /* UART0 (2440 only) */
121 1.6 bsh #define S3C24X0_INT_SPI0 22 /* SPI 0 */
122 1.6 bsh #define S3C2400_INT_MMC 21
123 1.6 bsh #define S3C2410_INT_SDI 21
124 1.6 bsh #define S3C24X0_INT_DMA3 20
125 1.6 bsh #define S3C24X0_INT_DMA2 19
126 1.6 bsh #define S3C24X0_INT_DMA1 18
127 1.6 bsh #define S3C24X0_INT_DMA0 17
128 1.6 bsh #define S3C2410_INT_LCD 16
129 1.1 bsh
130 1.1 bsh #define S3C2400_INT_UERR 15 /* UART 0/1 Error int (2400) */
131 1.1 bsh #define S3C2410_INT_UART2 15 /* UART2 int (2410) */
132 1.10 nisimura #define S3C2440_INT_UART2 15 /* UART2 int (2440) */
133 1.6 bsh #define S3C24X0_INT_TIMER4 14
134 1.6 bsh #define S3C24X0_INT_TIMER3 13
135 1.6 bsh #define S3C24X0_INT_TIMER2 12
136 1.6 bsh #define S3C24X0_INT_TIMER1 11
137 1.6 bsh #define S3C24X0_INT_TIMER0 10
138 1.6 bsh #define S3C24X0_INT_TIMER(n) (10+(n)) /* timer interrupt [4:0] */
139 1.6 bsh #define S3C24X0_INT_WDT 9 /* Watch dog timer */
140 1.1 bsh #define S3C24X0_INT_TICK 8
141 1.1 bsh #define S3C2410_INT_BFLT 7 /* Battery fault */
142 1.6 bsh #define S3C2410_INT_8_23 5 /* Ext int 8..23 */
143 1.10 nisimura #define S3C2440_INT_8_23 5 /* EXT int 8..23 */
144 1.6 bsh #define S3C2410_INT_4_7 4 /* Ext int 4..7 */
145 1.10 nisimura #define S3C2440_INT_4_7 4 /* Ext int 4..7 */
146 1.6 bsh #define S3C24X0_INT_EXT(n) (n) /* External interrupt [7:0] for 2400,
147 1.1 bsh * [3:0] for 2410 */
148 1.1 bsh /* DMA controller */
149 1.1 bsh /* XXX */
150 1.1 bsh
151 1.1 bsh /* Clock & power manager */
152 1.6 bsh #define CLKMAN_LOCKTIME 0x00 /* PLL lock time */
153 1.1 bsh #define CLKMAN_MPLLCON 0x04 /* MPLL control */
154 1.1 bsh #define CLKMAN_UPLLCON 0x08 /* UPLL control */
155 1.6 bsh #define PLLCON_MDIV_SHIFT 12
156 1.6 bsh #define PLLCON_MDIV_MASK (0xff<<PLLCON_MDIV_SHIFT)
157 1.6 bsh #define PLLCON_PDIV_SHIFT 4
158 1.6 bsh #define PLLCON_PDIV_MASK (0x3f<<PLLCON_PDIV_SHIFT)
159 1.6 bsh #define PLLCON_SDIV_SHIFT 0
160 1.6 bsh #define PLLCON_SDIV_MASK (0x03<<PLLCON_SDIV_SHIFT)
161 1.6 bsh #define CLKMAN_CLKCON 0x0c
162 1.1 bsh
163 1.6 bsh #define CLKMAN_CLKSLOW 0x10 /* slow clock controll */
164 1.1 bsh #define CLKSLOW_UCLK (1<<7) /* 1=UPLL off */
165 1.1 bsh #define CLKSLOW_MPLL (1<<5) /* 1=PLL off */
166 1.6 bsh #define CLKSLOW_SLOW (1<<4) /* 1: Enable SLOW mode */
167 1.6 bsh #define CLKSLOW_VAL_MASK 0x0f /* divider value for slow clock */
168 1.1 bsh
169 1.6 bsh #define CLKMAN_CLKDIVN 0x14 /* Software reset control */
170 1.1 bsh #define CLKDIVN_HDIVN (1<<1)
171 1.1 bsh #define CLKDIVN_PDIVN (1<<0)
172 1.1 bsh
173 1.6 bsh #define S3C24X0_CLKMAN_SIZE 0x18
174 1.1 bsh
175 1.1 bsh /* LCD controller */
176 1.7 bsh #define LCDC_LCDCON1 0x00 /* control 1 */
177 1.7 bsh #define LCDCON1_ENVID (1<<0) /* enable video */
178 1.7 bsh #define LCDCON1_BPPMODE_SHIFT 1
179 1.7 bsh #define LCDCON1_BPPMODE_MASK (0x0f<<LCDCON1_BPPMODE_SHIFT)
180 1.7 bsh #define LCDCON1_BPPMODE_STN1 (0x0<<LCDCON1_BPPMODE_SHIFT)
181 1.7 bsh #define LCDCON1_BPPMODE_STN2 (0x1<<LCDCON1_BPPMODE_SHIFT)
182 1.7 bsh #define LCDCON1_BPPMODE_STN4 (0x2<<LCDCON1_BPPMODE_SHIFT)
183 1.7 bsh #define LCDCON1_BPPMODE_STN8 (0x3<<LCDCON1_BPPMODE_SHIFT)
184 1.7 bsh #define LCDCON1_BPPMODE_STN12 (0x4<<LCDCON1_BPPMODE_SHIFT)
185 1.7 bsh #define LCDCON1_BPPMODE_TFT1 (0x8<<LCDCON1_BPPMODE_SHIFT)
186 1.7 bsh #define LCDCON1_BPPMODE_TFT2 (0x9<<LCDCON1_BPPMODE_SHIFT)
187 1.7 bsh #define LCDCON1_BPPMODE_TFT4 (0xa<<LCDCON1_BPPMODE_SHIFT)
188 1.7 bsh #define LCDCON1_BPPMODE_TFT8 (0xb<<LCDCON1_BPPMODE_SHIFT)
189 1.7 bsh #define LCDCON1_BPPMODE_TFT16 (0xc<<LCDCON1_BPPMODE_SHIFT)
190 1.7 bsh #define LCDCON1_BPPMODE_TFT24 (0xd<<LCDCON1_BPPMODE_SHIFT)
191 1.7 bsh #define LCDCON1_BPPMODE_TFTX (0x8<<LCDCON1_BPPMODE_SHIFT)
192 1.7 bsh
193 1.7 bsh #define LCDCON1_PNRMODE_SHIFT 5
194 1.7 bsh #define LCDCON1_PNRMODE_MASK (0x3<<LCDCON1_PNRMODE_SHIFT)
195 1.7 bsh #define LCDCON1_PNRMODE_DUALSTN4 (0x0<<LCDCON1_PNRMODE_SHIFT)
196 1.7 bsh #define LCDCON1_PNRMODE_SINGLESTN4 (0x1<<LCDCON1_PNRMODE_SHIFT)
197 1.7 bsh #define LCDCON1_PNRMODE_SINGLESTN8 (0x2<<LCDCON1_PNRMODE_SHIFT)
198 1.7 bsh #define LCDCON1_PNRMODE_TFT (0x3<<LCDCON1_PNRMODE_SHIFT)
199 1.7 bsh
200 1.7 bsh #define LCDCON1_MMODE (1<<7) /* VM toggle rate */
201 1.7 bsh #define LCDCON1_CLKVAL_SHIFT 8
202 1.7 bsh #define LCDCON1_CLKVAL_MASK (0x3ff<<LCDCON1_CLKVAL_SHIFT)
203 1.7 bsh #define LCDCON1_LINCNT_SHIFT 18
204 1.7 bsh #define LCDCON1_LINCNT_MASK (0x3ff<<LCDCON1_LINCNT_SHIFT)
205 1.7 bsh
206 1.7 bsh #define LCDC_LCDCON2 0x04 /* control 2 */
207 1.7 bsh #define LCDCON2_VPSW_SHIFT 0 /* TFT Vsync pulse width */
208 1.7 bsh #define LCDCON2_VPSW_MASK (0x3f<<LCDCON2_VPSW_SHIFT)
209 1.7 bsh #define LCDCON2_VFPD_SHIFT 6 /* TFT V front porch */
210 1.7 bsh #define LCDCON2_VFPD_MASK (0xff<<LCDCON2_VFPD_SHIFT)
211 1.7 bsh #define LCDCON2_LINEVAL_SHIFT 14 /* Vertical size */
212 1.7 bsh #define LCDCON2_LINEVAL_MASK (0x3ff<<LCDCON2_LINEVAL_SHIFT)
213 1.7 bsh #define LCDCON2_VBPD_SHIFT 24 /* TFT V back porch */
214 1.7 bsh #define LCDCON2_VBPD_MASK (0xff<<LCDCON2_VBPD_SHIFT)
215 1.7 bsh
216 1.7 bsh #define LCDC_LCDCON3 0x08 /* control 2 */
217 1.7 bsh #define LCDCON3_HFPD_SHIFT 0 /* TFT H front porch */
218 1.7 bsh #define LCDCON3_HFPD_MASK (0xff<<LCDCON3_VPFD_SHIFT)
219 1.7 bsh #define LCDCON3_LINEBLANK_SHIFT 0 /* STN H blank time */
220 1.7 bsh #define LCDCON3_LINEBLANK_MASK (0xff<<LCDCON3_LINEBLANK_SHIFT)
221 1.7 bsh #define LCDCON3_HOZVAL_SHIFT 8 /* Horizontal size */
222 1.7 bsh #define LCDCON3_HOZVAL_MASK (0x7ff<<LCDCON3_HOZVAL_SHIFT)
223 1.7 bsh #define LCDCON3_HBPD_SHIFT 19 /* TFT H back porch */
224 1.7 bsh #define LCDCON3_HBPD_MASK (0x7f<<LCDCON3_HPBD_SHIFT)
225 1.7 bsh #define LCDCON3_WDLY_SHIFT 19 /* STN vline delay */
226 1.7 bsh #define LCDCON3_WDLY_MASK (0x03<<LCDCON3_WDLY_SHIFT)
227 1.7 bsh #define LCDCON3_WDLY_16 (0x00<<LCDCON3_WDLY_SHIFT)
228 1.7 bsh #define LCDCON3_WDLY_32 (0x01<<LCDCON3_WDLY_SHIFT)
229 1.7 bsh #define LCDCON3_WDLY_64 (0x02<<LCDCON3_WDLY_SHIFT)
230 1.7 bsh #define LCDCON3_WDLY_128 (0x03<<LCDCON3_WDLY_SHIFT)
231 1.7 bsh
232 1.7 bsh #define LCDC_LCDCON4 0x0c /* control 4 */
233 1.7 bsh #define LCDCON4_HPSW_SHIFT 0 /* TFT Hsync pulse width */
234 1.7 bsh #define LCDCON4_HPSW_MASK (0xff<<LCDCON4_HPSW_SHIFT)
235 1.7 bsh #define LCDCON4_WLH_SHIFT 0 /* STN VLINE high width */
236 1.7 bsh #define LCDCON4_WLH_MASK (0x03<<LCDCON4_WLH_SHIFT)
237 1.7 bsh #define LCDCON4_WLH_16 (0x00<<LCDCON4_WLH_SHIFT)
238 1.7 bsh #define LCDCON4_WLH_32 (0x01<<LCDCON4_WLH_SHIFT)
239 1.7 bsh #define LCDCON4_WLH_64 (0x02<<LCDCON4_WLH_SHIFT)
240 1.7 bsh #define LCDCON4_WLH_128 (0x03<<LCDCON4_WLH_SHIFT)
241 1.7 bsh
242 1.7 bsh #define LCDCON4_MVAL_SHIFT 8 /* STN VM toggle rate */
243 1.7 bsh #define LCDCON4_MVAL_MASK (0xff<<LCDCON4_MVAL_SHIFT)
244 1.7 bsh
245 1.7 bsh #define LCDC_LCDCON5 0x10 /* control 5 */
246 1.7 bsh #define LCDCON5_HWSWP (1<<0) /* half-word swap */
247 1.7 bsh #define LCDCON5_BSWP (1<<1) /* byte swap */
248 1.7 bsh #define LCDCON5_ENLEND (1<<2) /* TFT: enable LEND signal */
249 1.7 bsh #define LCDCON5_PWREN (1<<3) /* enable PWREN signale */
250 1.7 bsh #define LCDCON5_INVLEND (1<<4) /* TFT: LEND signal polarity */
251 1.7 bsh #define LCDCON5_INVPWREN (1<<5) /* PWREN signal polarity */
252 1.7 bsh #define LCDCON5_INVVDEN (1<<6) /* VDEN signal polarity */
253 1.7 bsh #define LCDCON5_INVVD (1<<7) /* video data signal polarity */
254 1.7 bsh #define LCDCON5_INVVFRAME (1<<8) /* VFRAME/VSYNC signal polarity */
255 1.7 bsh #define LCDCON5_INVVLINE (1<<9) /* VLINE/HSYNC signal polarity */
256 1.7 bsh #define LCDCON5_INVVCLK (1<<10) /* VCLK signal polarity */
257 1.7 bsh #define LCDCON5_INVVCLK_RISING LCDCON5_INVVCLK
258 1.7 bsh #define LCDCON5_INVVCLK_FALLING 0
259 1.7 bsh #define LCDCON5_FRM565 (1<<11) /* RGB:565 format*/
260 1.7 bsh #define LCDCON5_FRM555I 0 /* RGBI:5551 format */
261 1.7 bsh #define LCDCON5_BPP24BL (1<<12) /* bit order for bpp24 */
262 1.7 bsh
263 1.7 bsh #define LCDCON5_HSTATUS_SHIFT 17 /* TFT: horizontal status */
264 1.7 bsh #define LCDCON5_HSTATUS_MASK (0x03<<LCDCON5_HSTATUS_SHIFT)
265 1.7 bsh #define LCDCON5_HSTATUS_HSYNC (0x00<<LCDCON5_HSTATUS_SHIFT)
266 1.7 bsh #define LCDCON5_HSTATUS_BACKP (0x01<<LCDCON5_HSTATUS_SHIFT)
267 1.7 bsh #define LCDCON5_HSTATUS_ACTIVE (0x02<<LCDCON5_HSTATUS_SHIFT)
268 1.7 bsh #define LCDCON5_HSTATUS_FRONTP (0x03<<LCDCON5_HSTATUS_SHIFT)
269 1.7 bsh
270 1.7 bsh #define LCDCON5_VSTATUS_SHIFT 19 /* TFT: vertical status */
271 1.7 bsh #define LCDCON5_VSTATUS_MASK (0x03<<LCDCON5_VSTATUS_SHIFT)
272 1.7 bsh #define LCDCON5_VSTATUS_HSYNC (0x00<<LCDCON5_VSTATUS_SHIFT)
273 1.7 bsh #define LCDCON5_VSTATUS_BACKP (0x01<<LCDCON5_VSTATUS_SHIFT)
274 1.7 bsh #define LCDCON5_VSTATUS_ACTIVE (0x02<<LCDCON5_VSTATUS_SHIFT)
275 1.7 bsh #define LCDCON5_VSTATUS_FRONTP (0x03<<LCDCON5_VSTATUS_SHIFT)
276 1.7 bsh
277 1.7 bsh #define LCDC_LCDSADDR1 0x14 /* frame buffer start address */
278 1.7 bsh #define LCDC_LCDSADDR2 0x18
279 1.7 bsh #define LCDC_LCDSADDR3 0x1c
280 1.7 bsh #define LCDSADDR3_OFFSIZE_SHIFT 11
281 1.7 bsh #define LCDSADDR3_PAGEWIDTH_SHIFT 0
282 1.7 bsh
283 1.7 bsh #define LCDC_REDLUT 0x20 /* STN: red lookup table */
284 1.7 bsh #define LCDC_GREENLUT 0x24 /* STN: green lookup table */
285 1.7 bsh #define LCDC_BLUELUT 0x28 /* STN: blue lookup table */
286 1.7 bsh #define LCDC_DITHMODE 0x4c /* STN: dithering mode */
287 1.7 bsh
288 1.7 bsh #define LCDC_TPAL 0x50 /* TFT: temporary palette */
289 1.7 bsh #define TPAL_TPALEN (1<<24)
290 1.7 bsh #define TPAL_RED_SHIFT 16
291 1.7 bsh #define TPAL_GREEN_SHIFT 8
292 1.7 bsh #define TPAL_BLUE_SHIFT 0
293 1.7 bsh
294 1.7 bsh #define LCDC_LCDINTPND 0x54
295 1.7 bsh #define LCDC_LCDSRCPND 0x58
296 1.7 bsh #define LCDC_LCDINTMSK 0x5c
297 1.7 bsh #define LCDINT_FICNT (1<<0) /* FIFO trigger interrupt pending */
298 1.7 bsh #define LCDINT_FRSYN (1<<1) /* frame sync interrupt pending */
299 1.7 bsh #define LCDINT_FIWSEL (1<<2) /* FIFO trigger level: 1=8 words, 0=4 words*/
300 1.7 bsh
301 1.7 bsh #define LCDC_LPCSEL 0x60 /* LPC3600 mode */
302 1.7 bsh #define LPCSEL_LPC_EN (1<<0) /* enable LPC3600 mode */
303 1.7 bsh #define LPCSEL_RES_SEL (1<<1) /* 1=240x320 0=320x240 */
304 1.7 bsh #define LPCSEL_MODE_SEL (1<<2)
305 1.7 bsh #define LPCSEL_CPV_SEL (1<<3)
306 1.7 bsh
307 1.7 bsh
308 1.7 bsh #define LCDC_PALETTE 0x0400
309 1.7 bsh #define LCDC_PALETTE_SIZE 0x0400
310 1.7 bsh
311 1.7 bsh #define S3C24X0_LCDC_SIZE (LCDC_PALETTE+LCDC_PALETTE_SIZE)
312 1.1 bsh
313 1.1 bsh /* Timer */
314 1.1 bsh #define TIMER_TCFG0 0x00 /* Timer configuration */
315 1.1 bsh #define TIMER_TCFG1 0x04
316 1.1 bsh #define TCFG1_MUX_SHIFT(n) (4*(n))
317 1.1 bsh #define TCFG1_MUX_MASK(n) (0x0f << TCFG1_MUX_SHIFT(n))
318 1.1 bsh #define TCFG1_MUX_DIV2 0
319 1.1 bsh #define TCFG1_MUX_DIV4 1
320 1.1 bsh #define TCFG1_MUX_DIV8 2
321 1.1 bsh #define TCFG1_MUX_DIV16 3
322 1.1 bsh #define TCFG1_MUX_EXT 4
323 1.1 bsh #define TIMER_TCON 0x08 /* control */
324 1.1 bsh #define TCON_SHIFT(n) (4 * ((n)==0 ? 0 : (n)+1))
325 1.1 bsh #define TCON_START(n) (1 << TCON_SHIFT(n))
326 1.6 bsh #define TCON_MANUALUPDATE(n) (1 << (TCON_SHIFT(n) + 1))
327 1.6 bsh #define TCON_INVERTER(n) (1 << (TCON_SHIFT(n) + 2))
328 1.6 bsh #define __TCON_AUTORELOAD(n) (1 << (TCON_SHIFT(n) + 3)) /* n=0..3 */
329 1.2 bsh #define TCON_AUTORELOAD4 (1<<22) /* stupid hardware design */
330 1.2 bsh #define TCON_AUTORELOAD(n) ((n)==4 ? TCON_AUTORELOAD4 : __TCON_AUTORELOAD(n))
331 1.1 bsh #define TCON_MASK(n) (0x0f << TCON_SHIFT(n))
332 1.4 bsh #define TIMER_TCNTB(n) (0x0c+0x0c*(n)) /* count buffer */
333 1.4 bsh #define TIMER_TCMPB(n) (0x10+0x0c*(n)) /* compare buffer */
334 1.4 bsh #define __TIMER_TCNTO(n) (0x14+0x0c*(n)) /* count observation */
335 1.4 bsh #define TIMER_TCNTO4 0x40
336 1.4 bsh #define TIMER_TCNTO(n) ((n)==4 ? TIMER_TCNTO4 : __TIMER_TCNTO(n))
337 1.2 bsh
338 1.3 bsh #define S3C24X0_TIMER_SIZE 0x44
339 1.3 bsh
340 1.2 bsh /* UART */
341 1.2 bsh /* diffs to s3c2800 */
342 1.6 bsh #define UMCON_AFC (1<<4) /* auto flow control */
343 1.6 bsh #define UMSTAT_DCTS (1<<2) /* CTS change */
344 1.1 bsh
345 1.3 bsh #define S3C24X0_UART_SIZE 0x2c
346 1.3 bsh
347 1.1 bsh /* USB device */
348 1.1 bsh /* XXX */
349 1.1 bsh
350 1.1 bsh /* Watch dog timer */
351 1.1 bsh #define WDT_WTCON 0x00 /* WDT mode */
352 1.6 bsh #define WTCON_PRESCALE_SHIFT 8
353 1.1 bsh #define WTCON_PRESCALE (0xff<<WTCON_PRESCALE_SHIFT)
354 1.1 bsh #define WTCON_ENABLE (1<<5)
355 1.6 bsh #define WTCON_CLKSEL (3<<3)
356 1.1 bsh #define WTCON_CLKSEL_16 (0<<3)
357 1.1 bsh #define WTCON_CLKSEL_32 (1<<3)
358 1.1 bsh #define WTCON_CLKSEL_64 (2<<3)
359 1.1 bsh #define WTCON_CLKSEL_128 (3<<3)
360 1.6 bsh #define WTCON_ENINT (1<<2)
361 1.6 bsh #define WTCON_ENRST (1<<0)
362 1.1 bsh
363 1.6 bsh #define WTCON_WDTSTOP 0
364 1.1 bsh
365 1.1 bsh #define WDT_WTDAT 0x04 /* timer data */
366 1.1 bsh #define WDT_WTCNT 0x08 /* timer count */
367 1.1 bsh
368 1.3 bsh #define S3C24X0_WDT_SIZE 0x0c
369 1.3 bsh
370 1.1 bsh /* IIC */ /* XXX */
371 1.3 bsh #define S3C24X0_IIC_SIZE 0x0c
372 1.3 bsh
373 1.1 bsh
374 1.1 bsh /* IIS */ /* XXX */
375 1.3 bsh #define S3C24X0_IIS_SIZE 0x14
376 1.1 bsh
377 1.1 bsh /* RTC */ /* XXX */
378 1.1 bsh
379 1.7 bsh /* SPI */
380 1.7 bsh #define S3C24X0_SPI_SIZE 0x20
381 1.1 bsh
382 1.7 bsh #define SPI_SPCON 0x00
383 1.7 bsh #define SPCON_TAGD (1<<0) /* Tx auto garbage */
384 1.7 bsh #define SPCON_CPHA (1<<1)
385 1.7 bsh #define SPCON_CPOL (1<<2)
386 1.7 bsh #define SPCON_IDLELOW_RISING (0|0)
387 1.7 bsh #define SPCON_IDLELOW_FALLING (0|SPCON_CPHA)
388 1.7 bsh #define SPCON_IDLEHIGH_FALLING (SPCON_CPOL|0)
389 1.7 bsh #define SPCON_IDLEHIGH_RISING (SPCON_CPOL|SPCON_CPHA)
390 1.7 bsh #define SPCON_MSTR (1<<3)
391 1.7 bsh #define SPCON_ENSCK (1<<4)
392 1.7 bsh #define SPCON_SMOD_SHIFT 5
393 1.7 bsh #define SPCON_SMOD_MASK (0x03<<SPCON_SMOD_SHIFT)
394 1.7 bsh #define SPCON_SMOD_POLL (0x00<<SPCON_SMOD_SHIFT)
395 1.7 bsh #define SPCON_SMOD_INT (0x01<<SPCON_SMOD_SHIFT)
396 1.7 bsh #define SPCON_SMOD_DMA (0x02<<SPCON_SMOD_SHIFT)
397 1.7 bsh
398 1.7 bsh #define SPI_SPSTA 0x04 /* status register */
399 1.7 bsh #define SPSTA_REDY (1<<0) /* ready */
400 1.7 bsh #define SPSTA_MULF (1<<1) /* multi master error */
401 1.7 bsh #define SPSTA_DCOL (1<<2) /* Data collision error */
402 1.7 bsh
403 1.7 bsh #define SPI_SPPIN 0x08
404 1.7 bsh #define SPPIN_KEEP (1<<0)
405 1.7 bsh #define SPPIN_ENMUL (1<<2) /* multi master error detect */
406 1.7 bsh
407 1.7 bsh #define SPI_SPPRE 0x0c /* prescaler */
408 1.7 bsh #define SPI_SPTDAT 0x10 /* tx data */
409 1.7 bsh #define SPI_SPRDAT 0x14 /* rx data */
410 1.1 bsh
411 1.1 bsh
412 1.1 bsh #endif /* _ARM_S3C2XX0_S3C24X0REG_H_ */
413