s3c2800_pci.c revision 1.19 1 1.19 chs /* $NetBSD: s3c2800_pci.c,v 1.19 2012/10/27 17:17:40 chs Exp $ */
2 1.1 bsh
3 1.1 bsh /*
4 1.1 bsh * Copyright (c) 2002 Fujitsu Component Limited
5 1.1 bsh * Copyright (c) 2002 Genetec Corporation
6 1.1 bsh * All rights reserved.
7 1.1 bsh *
8 1.1 bsh * Redistribution and use in source and binary forms, with or without
9 1.1 bsh * modification, are permitted provided that the following conditions
10 1.1 bsh * are met:
11 1.1 bsh * 1. Redistributions of source code must retain the above copyright
12 1.1 bsh * notice, this list of conditions and the following disclaimer.
13 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 bsh * notice, this list of conditions and the following disclaimer in the
15 1.1 bsh * documentation and/or other materials provided with the distribution.
16 1.1 bsh * 3. Neither the name of The Fujitsu Component Limited nor the name of
17 1.1 bsh * Genetec corporation may not be used to endorse or promote products
18 1.1 bsh * derived from this software without specific prior written permission.
19 1.1 bsh *
20 1.1 bsh * THIS SOFTWARE IS PROVIDED BY FUJITSU COMPONENT LIMITED AND GENETEC
21 1.1 bsh * CORPORATION ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
22 1.1 bsh * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
24 1.1 bsh * DISCLAIMED. IN NO EVENT SHALL FUJITSU COMPONENT LIMITED OR GENETEC
25 1.1 bsh * CORPORATION BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 1.1 bsh * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 1.1 bsh * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
28 1.1 bsh * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
29 1.1 bsh * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
30 1.1 bsh * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
31 1.1 bsh * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 bsh * SUCH DAMAGE.
33 1.1 bsh *
34 1.1 bsh * derived from evbarm/ifpga/ifpga_pci.c
35 1.1 bsh */
36 1.1 bsh
37 1.1 bsh /*
38 1.1 bsh * Copyright (c) 2001 ARM Ltd
39 1.1 bsh * All rights reserved.
40 1.1 bsh *
41 1.1 bsh * Redistribution and use in source and binary forms, with or without
42 1.1 bsh * modification, are permitted provided that the following conditions
43 1.1 bsh * are met:
44 1.1 bsh * 1. Redistributions of source code must retain the above copyright
45 1.1 bsh * notice, this list of conditions and the following disclaimer.
46 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
47 1.1 bsh * notice, this list of conditions and the following disclaimer in the
48 1.1 bsh * documentation and/or other materials provided with the distribution.
49 1.1 bsh * 3. The name of the company may not be used to endorse or promote
50 1.1 bsh * products derived from this software without specific prior written
51 1.1 bsh * permission.
52 1.1 bsh *
53 1.1 bsh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
54 1.1 bsh * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
55 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
56 1.1 bsh * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
57 1.1 bsh * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
58 1.1 bsh * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
59 1.1 bsh * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.1 bsh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.1 bsh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.1 bsh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.1 bsh * SUCH DAMAGE.
64 1.1 bsh *
65 1.1 bsh * Copyright (c) 1997,1998 Mark Brinicombe.
66 1.1 bsh * Copyright (c) 1997,1998 Causality Limited
67 1.1 bsh * All rights reserved.
68 1.1 bsh *
69 1.1 bsh * Redistribution and use in source and binary forms, with or without
70 1.1 bsh * modification, are permitted provided that the following conditions
71 1.1 bsh * are met:
72 1.1 bsh * 1. Redistributions of source code must retain the above copyright
73 1.1 bsh * notice, this list of conditions and the following disclaimer.
74 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
75 1.1 bsh * notice, this list of conditions and the following disclaimer in the
76 1.1 bsh * documentation and/or other materials provided with the distribution.
77 1.1 bsh * 3. All advertising materials mentioning features or use of this software
78 1.1 bsh * must display the following acknowledgement:
79 1.1 bsh * This product includes software developed by Mark Brinicombe
80 1.1 bsh * for the NetBSD Project.
81 1.1 bsh * 4. The name of the company nor the name of the author may be used to
82 1.1 bsh * endorse or promote products derived from this software without specific
83 1.1 bsh * prior written permission.
84 1.1 bsh *
85 1.1 bsh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
86 1.1 bsh * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
87 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
88 1.1 bsh * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
89 1.1 bsh * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
90 1.1 bsh * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
91 1.1 bsh * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
92 1.1 bsh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
93 1.1 bsh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
94 1.1 bsh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
95 1.1 bsh * SUCH DAMAGE.
96 1.1 bsh */
97 1.1 bsh
98 1.1 bsh /*
99 1.1 bsh * PCI configuration support for Samsung s3c2800.
100 1.1 bsh */
101 1.7 lukem
102 1.7 lukem #include <sys/cdefs.h>
103 1.19 chs __KERNEL_RCSID(0, "$NetBSD: s3c2800_pci.c,v 1.19 2012/10/27 17:17:40 chs Exp $");
104 1.1 bsh
105 1.1 bsh #include <sys/param.h>
106 1.1 bsh #include <sys/systm.h>
107 1.1 bsh #include <sys/kernel.h>
108 1.1 bsh #include <sys/device.h>
109 1.1 bsh #include <sys/extent.h>
110 1.1 bsh #include <sys/malloc.h>
111 1.1 bsh
112 1.1 bsh #include <uvm/uvm_extern.h>
113 1.1 bsh
114 1.16 dyoung #include <sys/bus.h>
115 1.1 bsh
116 1.1 bsh #include <arm/s3c2xx0/s3c2800reg.h>
117 1.1 bsh #include <arm/s3c2xx0/s3c2800var.h>
118 1.1 bsh
119 1.1 bsh #include <dev/pci/pcireg.h>
120 1.1 bsh #include <dev/pci/pciconf.h>
121 1.1 bsh
122 1.1 bsh #include "opt_pci.h"
123 1.1 bsh #include "pci.h"
124 1.1 bsh
125 1.1 bsh /*
126 1.1 bsh * pci tag encoding.
127 1.1 bsh * also useful for configuration type 0 address
128 1.1 bsh */
129 1.1 bsh #define BUSNO_SHIFT 16
130 1.1 bsh #define BUSNO_MASK (0xff<<BUSNO_SHIFT)
131 1.1 bsh #define DEVNO_SHIFT 11
132 1.1 bsh #define DEVNO_MASK (0x1f<<DEVNO_SHIFT)
133 1.1 bsh #define tag_to_devno(tag) (((tag)&DEVNO_MASK)>>DEVNO_SHIFT)
134 1.1 bsh #define FUNNO_SHIFT 8
135 1.1 bsh #define FUNNO_MASK (0x07<<FUNNO_SHIFT)
136 1.1 bsh
137 1.1 bsh #define BUS0_DEV_MIN 1
138 1.1 bsh #define BUS0_DEV_MAX 21
139 1.1 bsh
140 1.19 chs void s3c2800_pci_attach_hook(device_t, device_t, struct pcibus_attach_args *);
141 1.1 bsh int s3c2800_pci_bus_maxdevs(void *, int);
142 1.1 bsh pcitag_t s3c2800_pci_make_tag(void *, int, int, int);
143 1.1 bsh void s3c2800_pci_decompose_tag(void *, pcitag_t, int *, int *, int *);
144 1.1 bsh pcireg_t s3c2800_pci_conf_read(void *, pcitag_t, int);
145 1.1 bsh void s3c2800_pci_conf_write(void *, pcitag_t, int, pcireg_t);
146 1.18 matt void s3c2800_pci_conf_interrupt(void *, int, int, int, int, int *);
147 1.14 dyoung int s3c2800_pci_intr_map(const struct pci_attach_args *,
148 1.14 dyoung pci_intr_handle_t *);
149 1.1 bsh const char *s3c2800_pci_intr_string(void *, pci_intr_handle_t);
150 1.1 bsh const struct evcnt *s3c2800_pci_intr_evcnt(void *, pci_intr_handle_t);
151 1.12 christos void *s3c2800_pci_intr_establish(void *, pci_intr_handle_t, int,
152 1.1 bsh int (*) (void *), void *);
153 1.1 bsh void s3c2800_pci_intr_disestablish(void *, void *);
154 1.1 bsh
155 1.1 bsh #define PCI_CONF_LOCK(s) (s) = disable_interrupts(I32_bit)
156 1.1 bsh #define PCI_CONF_UNLOCK(s) restore_interrupts((s))
157 1.1 bsh
158 1.1 bsh struct sspci_irq_handler {
159 1.1 bsh int (*func) (void *);
160 1.1 bsh void *arg;
161 1.1 bsh int level;
162 1.1 bsh SLIST_ENTRY(sspci_irq_handler) link;
163 1.1 bsh };
164 1.1 bsh
165 1.1 bsh struct sspci_softc {
166 1.19 chs device_t sc_dev;
167 1.1 bsh
168 1.1 bsh bus_space_tag_t sc_iot;
169 1.1 bsh bus_space_handle_t sc_reg_ioh;
170 1.1 bsh bus_space_handle_t sc_conf0_ioh; /* config type0 space */
171 1.1 bsh bus_space_handle_t sc_conf1_ioh; /* config type1 space */
172 1.1 bsh
173 1.1 bsh uint32_t sc_pciinten; /* copy of PCIINTEN register */
174 1.1 bsh
175 1.1 bsh /* list of interrupt handlers. SLIST is not good for removing
176 1.1 bsh * element from it, but intr_disestablish is rarely called */
177 1.1 bsh SLIST_HEAD(, sspci_irq_handler) sc_irq_handlers;
178 1.1 bsh
179 1.1 bsh void *sc_softinterrupt;
180 1.1 bsh };
181 1.1 bsh
182 1.19 chs static int sspci_match(device_t, cfdata_t, void *aux);
183 1.19 chs static void sspci_attach(device_t, device_t, void *);
184 1.1 bsh
185 1.1 bsh static int sspci_bs_map(void *, bus_addr_t, bus_size_t, int,
186 1.1 bsh bus_space_handle_t *);
187 1.1 bsh static int sspci_init_controller(struct sspci_softc *);
188 1.1 bsh static int sspci_intr(void *);
189 1.1 bsh static void sspci_softintr(void *);
190 1.1 bsh
191 1.1 bsh /* attach structures */
192 1.19 chs CFATTACH_DECL_NEW(sspci, sizeof(struct sspci_softc), sspci_match, sspci_attach,
193 1.1 bsh NULL, NULL);
194 1.1 bsh
195 1.1 bsh
196 1.1 bsh struct arm32_pci_chipset sspci_chipset = {
197 1.1 bsh NULL, /* conf_v */
198 1.1 bsh s3c2800_pci_attach_hook,
199 1.1 bsh s3c2800_pci_bus_maxdevs,
200 1.1 bsh s3c2800_pci_make_tag,
201 1.1 bsh s3c2800_pci_decompose_tag,
202 1.1 bsh s3c2800_pci_conf_read,
203 1.1 bsh s3c2800_pci_conf_write,
204 1.1 bsh NULL, /* intr_v */
205 1.1 bsh s3c2800_pci_intr_map,
206 1.1 bsh s3c2800_pci_intr_string,
207 1.1 bsh s3c2800_pci_intr_evcnt,
208 1.1 bsh s3c2800_pci_intr_establish,
209 1.18 matt s3c2800_pci_intr_disestablish,
210 1.18 matt #ifdef __HAVE_PCI_CONF_HOOK
211 1.18 matt NULL,
212 1.18 matt #endif
213 1.18 matt s3c2800_pci_conf_interrupt,
214 1.1 bsh };
215 1.1 bsh
216 1.1 bsh
217 1.1 bsh /*
218 1.1 bsh * bus space tag for PCI IO/Memory access space.
219 1.1 bsh * filled in by sspci_attach()
220 1.1 bsh */
221 1.1 bsh struct bus_space sspci_io_tag, sspci_mem_tag;
222 1.1 bsh
223 1.1 bsh static int
224 1.19 chs sspci_match(device_t parent, cfdata_t match, void *aux)
225 1.1 bsh {
226 1.1 bsh return 1;
227 1.1 bsh }
228 1.1 bsh
229 1.1 bsh static void
230 1.19 chs sspci_attach(device_t parent, device_t self, void *aux)
231 1.1 bsh {
232 1.19 chs struct sspci_softc *sc = device_private(self);
233 1.1 bsh struct s3c2xx0_attach_args *aa = aux;
234 1.1 bsh bus_space_tag_t iot;
235 1.1 bsh bus_dma_tag_t pci_dma_tag;
236 1.1 bsh const char *error_on; /* for panic message */
237 1.1 bsh #if defined(PCI_NETBSD_CONFIGURE)
238 1.1 bsh struct extent *ioext, *memext;
239 1.1 bsh struct pcibus_attach_args pci_pba;
240 1.1 bsh #endif
241 1.1 bsh
242 1.1 bsh #define FAIL(which) do { \
243 1.1 bsh error_on=(which); goto abort; }while(/*CONSTCOND*/0)
244 1.1 bsh
245 1.19 chs sc->sc_dev = self;
246 1.1 bsh iot = sc->sc_iot = aa->sa_iot;
247 1.1 bsh if (bus_space_map(iot, S3C2800_PCICTL_BASE,
248 1.1 bsh S3C2800_PCICTL_SIZE, 0, &sc->sc_reg_ioh))
249 1.1 bsh FAIL("control regs");
250 1.1 bsh
251 1.1 bsh if (bus_space_map(iot, S3C2800_PCI_CONF0_BASE,
252 1.1 bsh S3C2800_PCI_CONF0_SIZE, 0, &sc->sc_conf0_ioh))
253 1.1 bsh FAIL("config type 0 area");
254 1.1 bsh
255 1.1 bsh #if 0
256 1.1 bsh if (bus_space_map(iot, S3C2800_PCI_CONF1_BASE,
257 1.1 bsh S3C2800_PCI_CONF1_SIZE, 0, &sc->sc_conf1_ioh))
258 1.1 bsh FAIL("config type 1 area");
259 1.1 bsh #endif
260 1.1 bsh printf("\n");
261 1.1 bsh
262 1.1 bsh SLIST_INIT(&sc->sc_irq_handlers);
263 1.4 bsh if (!s3c2800_intr_establish(S3C2800_INT_PCI, IPL_AUDIO, IST_LEVEL,
264 1.1 bsh sspci_intr, sc))
265 1.1 bsh FAIL("intr_establish");
266 1.1 bsh
267 1.13 matt sc->sc_softinterrupt = softint_establish(SOFTINT_SERIAL,
268 1.1 bsh sspci_softintr, sc);
269 1.1 bsh if (sc->sc_softinterrupt == NULL)
270 1.13 matt FAIL("softint_establish");
271 1.1 bsh
272 1.1 bsh #if defined(PCI_NETBSD_CONFIGURE)
273 1.1 bsh if (sspci_init_controller(sc)) {
274 1.19 chs printf("%s: failed to initialize controller\n", device_xname(self));
275 1.1 bsh return;
276 1.1 bsh }
277 1.1 bsh #endif
278 1.1 bsh
279 1.1 bsh sc->sc_pciinten =
280 1.1 bsh PCIINT_INA | PCIINT_SER | PCIINT_TPE | PCIINT_MPE |
281 1.1 bsh PCIINT_MFE | PCIINT_PRA | PCIINT_PRD;
282 1.1 bsh
283 1.1 bsh bus_space_write_4(iot, sc->sc_reg_ioh, PCICTL_PCIINTEN,
284 1.1 bsh sc->sc_pciinten);
285 1.1 bsh
286 1.1 bsh {
287 1.1 bsh pcireg_t id_reg, class_reg;
288 1.1 bsh char buf[1000];
289 1.1 bsh
290 1.1 bsh id_reg = bus_space_read_4(iot, sc->sc_reg_ioh,
291 1.1 bsh PCI_ID_REG);
292 1.1 bsh class_reg = bus_space_read_4(iot,
293 1.1 bsh sc->sc_reg_ioh, PCI_CLASS_REG);
294 1.1 bsh
295 1.8 kleink pci_devinfo(id_reg, class_reg, 1, buf, sizeof(buf));
296 1.19 chs printf("%s: %s\n", device_xname(self), buf);
297 1.1 bsh }
298 1.1 bsh
299 1.1 bsh #if defined(PCI_NETBSD_CONFIGURE)
300 1.6 bsh ioext = extent_create("pciio", 0x100, S3C2800_PCI_IOSPACE_SIZE - 0x100,
301 1.17 para NULL, 0, EX_NOWAIT);
302 1.1 bsh
303 1.1 bsh memext = extent_create("pcimem", 0, S3C2800_PCI_MEMSPACE_SIZE,
304 1.17 para NULL, 0, EX_NOWAIT);
305 1.1 bsh
306 1.1 bsh sspci_chipset.pc_conf_v = (void *) sc;
307 1.1 bsh sspci_chipset.pc_intr_v = (void *) sc;
308 1.1 bsh
309 1.1 bsh pci_configure_bus(&sspci_chipset, ioext, memext, NULL, 0,
310 1.1 bsh arm_dcache_align);
311 1.1 bsh
312 1.1 bsh extent_destroy(memext);
313 1.1 bsh extent_destroy(ioext);
314 1.1 bsh #endif /* PCI_NETBSD_CONFIGURE */
315 1.1 bsh
316 1.1 bsh /* initialize bus space tag */
317 1.1 bsh sspci_io_tag = *iot;
318 1.1 bsh sspci_io_tag.bs_cookie = (void *) S3C2800_PCI_IOSPACE_BASE;
319 1.1 bsh sspci_io_tag.bs_map = sspci_bs_map;
320 1.1 bsh sspci_mem_tag = *iot;
321 1.1 bsh sspci_mem_tag.bs_cookie = (void *) S3C2800_PCI_MEMSPACE_BASE;
322 1.1 bsh sspci_mem_tag.bs_map = sspci_bs_map;
323 1.1 bsh
324 1.1 bsh
325 1.1 bsh /* Platform provides PCI DMA tag */
326 1.1 bsh pci_dma_tag = s3c2800_pci_dma_init();
327 1.1 bsh
328 1.1 bsh pci_pba.pba_pc = &sspci_chipset;
329 1.1 bsh pci_pba.pba_iot = &sspci_io_tag;
330 1.1 bsh pci_pba.pba_memt = &sspci_mem_tag;
331 1.1 bsh pci_pba.pba_dmat = pci_dma_tag;
332 1.5 fvdl pci_pba.pba_dmat64 = NULL;
333 1.15 dyoung pci_pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY;
334 1.1 bsh pci_pba.pba_bus = 0;
335 1.1 bsh pci_pba.pba_bridgetag = NULL;
336 1.1 bsh
337 1.9 drochner config_found_ia(self, "pcibus", &pci_pba, pcibusprint);
338 1.1 bsh
339 1.1 bsh return;
340 1.1 bsh
341 1.1 bsh #undef FAIL
342 1.1 bsh abort:
343 1.1 bsh panic("%s: map failed (%s)",
344 1.19 chs device_xname(self), error_on);
345 1.1 bsh }
346 1.1 bsh
347 1.1 bsh
348 1.1 bsh static int
349 1.1 bsh sspci_bs_map(void *t, bus_addr_t bpa, bus_size_t size, int flag,
350 1.1 bsh bus_space_handle_t * bshp)
351 1.1 bsh {
352 1.1 bsh bus_addr_t startpa, endpa;
353 1.1 bsh vaddr_t va;
354 1.1 bsh
355 1.1 bsh #ifdef PCI_DEBUG
356 1.1 bsh printf("sspci_bs_map: t=%p, addr=%lx, size=%lx, flag=%d\n",
357 1.1 bsh t, bpa, size, flag);
358 1.1 bsh #endif
359 1.1 bsh
360 1.1 bsh /* Round the allocation to page boundries */
361 1.1 bsh startpa = trunc_page(bpa);
362 1.1 bsh endpa = round_page(bpa + size);
363 1.1 bsh
364 1.1 bsh /* Get some VM. */
365 1.11 yamt va = uvm_km_alloc(kernel_map, endpa - startpa, 0,
366 1.11 yamt UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
367 1.1 bsh if (va == 0)
368 1.1 bsh return ENOMEM;
369 1.1 bsh
370 1.1 bsh /* Store the bus space handle */
371 1.1 bsh *bshp = va + (bpa & PGOFSET);
372 1.1 bsh
373 1.1 bsh /* Now map the pages */
374 1.1 bsh /* The cookie is the physical base address for PCI I/O or memory area */
375 1.1 bsh while (startpa < endpa) {
376 1.1 bsh /* XXX pmap_kenter_pa maps pages cacheable -- not what we
377 1.1 bsh * want. */
378 1.1 bsh pmap_enter(pmap_kernel(), va, (bus_addr_t) t + startpa,
379 1.1 bsh VM_PROT_READ | VM_PROT_WRITE, 0);
380 1.3 thorpej va += PAGE_SIZE;
381 1.3 thorpej startpa += PAGE_SIZE;
382 1.1 bsh }
383 1.1 bsh pmap_update(pmap_kernel());
384 1.1 bsh
385 1.1 bsh return 0;
386 1.1 bsh }
387 1.1 bsh
388 1.1 bsh
389 1.1 bsh
390 1.1 bsh void
391 1.18 matt s3c2800_pci_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *iline)
392 1.1 bsh {
393 1.1 bsh #ifdef PCI_DEBUG
394 1.18 matt printf("pci_conf_interrupt(v(%p), bus(%d), dev(%d), ipin(%d), swiz(%d), *iline(%p)\n", v, bus, dev, ipin, swiz, iline);
395 1.1 bsh #endif
396 1.1 bsh if (bus == 0) {
397 1.1 bsh *iline = dev;
398 1.1 bsh } else {
399 1.1 bsh panic("pci_conf_interrupt: bus=%d: not yet implemented", bus);
400 1.1 bsh }
401 1.1 bsh }
402 1.1 bsh
403 1.1 bsh void
404 1.19 chs s3c2800_pci_attach_hook(device_t parent, device_t self,
405 1.1 bsh struct pcibus_attach_args * pba)
406 1.1 bsh {
407 1.1 bsh
408 1.1 bsh /* Nothing to do. */
409 1.1 bsh #ifdef PCI_DEBUG
410 1.1 bsh printf("s3c2800_pci_attach_hook()\n");
411 1.1 bsh #endif
412 1.1 bsh }
413 1.1 bsh
414 1.1 bsh int
415 1.1 bsh s3c2800_pci_bus_maxdevs(void *v, int busno)
416 1.1 bsh {
417 1.1 bsh
418 1.1 bsh #ifdef PCI_DEBUG
419 1.1 bsh printf("s3c2800_pci_bus_maxdevs(v=%p, busno=%d)\n", v, busno);
420 1.1 bsh #endif
421 1.1 bsh return (32);
422 1.1 bsh }
423 1.1 bsh pcitag_t
424 1.1 bsh s3c2800_pci_make_tag(void *v, int bus, int device, int function)
425 1.1 bsh {
426 1.1 bsh
427 1.1 bsh return ((bus << BUSNO_SHIFT) | (device << DEVNO_SHIFT) |
428 1.1 bsh (function << FUNNO_SHIFT));
429 1.1 bsh }
430 1.1 bsh
431 1.1 bsh void
432 1.1 bsh s3c2800_pci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
433 1.1 bsh {
434 1.1 bsh if (bp != NULL)
435 1.1 bsh *bp = (tag >> BUSNO_SHIFT) & 0xff;
436 1.1 bsh if (dp != NULL)
437 1.1 bsh *dp = (tag >> DEVNO_SHIFT) & 0x1f;
438 1.1 bsh if (fp != NULL)
439 1.1 bsh *fp = (tag >> FUNNO_SHIFT) & 0x7;
440 1.1 bsh }
441 1.1 bsh
442 1.1 bsh static vaddr_t
443 1.1 bsh make_pci_conf_va(struct sspci_softc * sc, pcitag_t tag, int offset)
444 1.1 bsh {
445 1.1 bsh if ((tag & BUSNO_MASK) == 0) {
446 1.1 bsh /* configuration type 0 */
447 1.1 bsh int devno = tag_to_devno(tag);
448 1.1 bsh
449 1.1 bsh if (devno < BUS0_DEV_MIN || BUS0_DEV_MAX < devno)
450 1.1 bsh return 0;
451 1.1 bsh
452 1.1 bsh return (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_conf0_ioh) +
453 1.1 bsh (tag & (DEVNO_MASK | FUNNO_MASK)) + offset;
454 1.1 bsh } else {
455 1.1 bsh /* XXX */
456 1.1 bsh return (vaddr_t) - 1; /* cause fault */
457 1.1 bsh }
458 1.1 bsh }
459 1.1 bsh
460 1.1 bsh
461 1.1 bsh pcireg_t
462 1.1 bsh s3c2800_pci_conf_read(void *v, pcitag_t tag, int offset)
463 1.1 bsh {
464 1.1 bsh struct sspci_softc *sc = v;
465 1.1 bsh vaddr_t va = make_pci_conf_va(sc, tag, offset);
466 1.1 bsh int s;
467 1.1 bsh pcireg_t rv;
468 1.1 bsh
469 1.1 bsh #ifdef PCI_DEBUG
470 1.1 bsh printf("s3c2800_pci_conf_read: base=%lx tag=%lx offset=%x\n",
471 1.1 bsh sc->sc_conf0_ioh, tag, offset);
472 1.1 bsh #endif
473 1.1 bsh if (va == 0)
474 1.1 bsh return -1;
475 1.1 bsh
476 1.1 bsh PCI_CONF_LOCK(s);
477 1.1 bsh
478 1.1 bsh if (badaddr_read((void *) va, sizeof(rv), &rv)) {
479 1.1 bsh #if PCI_DEBUG
480 1.1 bsh printf("conf_read: %lx bad address\n", va);
481 1.1 bsh #endif
482 1.1 bsh rv = (pcireg_t) - 1;
483 1.1 bsh }
484 1.1 bsh PCI_CONF_UNLOCK(s);
485 1.1 bsh
486 1.1 bsh return rv;
487 1.1 bsh }
488 1.1 bsh
489 1.1 bsh void
490 1.1 bsh s3c2800_pci_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
491 1.1 bsh {
492 1.1 bsh struct sspci_softc *sc = v;
493 1.1 bsh vaddr_t va = make_pci_conf_va(sc, tag, offset);
494 1.1 bsh u_int s;
495 1.1 bsh
496 1.1 bsh #ifdef PCI_DEBUG
497 1.1 bsh printf("s3c2800_pci_conf_write: tag=%lx offset=%x -> va=%lx\n", tag, offset, va);
498 1.1 bsh #endif
499 1.1 bsh
500 1.1 bsh PCI_CONF_LOCK(s);
501 1.1 bsh
502 1.1 bsh *(pcireg_t *) va = val;
503 1.1 bsh
504 1.1 bsh PCI_CONF_UNLOCK(s);
505 1.1 bsh }
506 1.1 bsh
507 1.1 bsh void *
508 1.1 bsh s3c2800_pci_intr_establish(void *pcv, pci_intr_handle_t ih, int level,
509 1.1 bsh int (*func) (void *), void *arg)
510 1.1 bsh {
511 1.1 bsh struct sspci_softc *sc = pcv;
512 1.1 bsh struct sspci_irq_handler *handler;
513 1.1 bsh int s;
514 1.1 bsh
515 1.1 bsh #ifdef PCI_DEBUG
516 1.1 bsh printf("s3c2800_pci_intr_establish(pcv=%p, ih=0x%lx, level=%d, "
517 1.1 bsh "func=%p, arg=%p)\n", pcv, ih, level, func, arg);
518 1.1 bsh #endif
519 1.1 bsh
520 1.1 bsh handler = malloc(sizeof *handler, M_DEVBUF, cold ? M_NOWAIT : M_WAITOK);
521 1.1 bsh if (handler == NULL)
522 1.1 bsh panic("sspci_intr_establish: can't malloc handler info");
523 1.1 bsh
524 1.1 bsh handler->func = func;
525 1.1 bsh handler->arg = arg;
526 1.1 bsh handler->level = level;
527 1.1 bsh
528 1.1 bsh s = splhigh();
529 1.1 bsh SLIST_INSERT_HEAD(&sc->sc_irq_handlers, handler, link);
530 1.1 bsh splx(s);
531 1.1 bsh
532 1.1 bsh return (handler);
533 1.1 bsh }
534 1.1 bsh
535 1.1 bsh void
536 1.1 bsh s3c2800_pci_intr_disestablish(void *pcv, void *cookie)
537 1.1 bsh {
538 1.1 bsh struct sspci_softc *sc = pcv;
539 1.1 bsh struct sspci_irq_handler *ih = cookie;
540 1.1 bsh int s;
541 1.1 bsh
542 1.1 bsh #ifdef PCI_DEBUG
543 1.1 bsh printf("s3c2800_pci_intr_disestablish(pcv=%p, cookie=%p)\n",
544 1.1 bsh pcv, cookie);
545 1.1 bsh #endif
546 1.1 bsh
547 1.1 bsh s = splhigh();
548 1.1 bsh SLIST_REMOVE(&sc->sc_irq_handlers, ih, sspci_irq_handler, link);
549 1.1 bsh splx(s);
550 1.1 bsh }
551 1.1 bsh
552 1.1 bsh int
553 1.14 dyoung s3c2800_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
554 1.1 bsh {
555 1.1 bsh #ifdef PCI_DEBUG
556 1.1 bsh int pin = pa->pa_intrpin;
557 1.1 bsh void *pcv = pa->pa_pc;
558 1.1 bsh pcitag_t intrtag = pa->pa_intrtag;
559 1.1 bsh int bus, device, function;
560 1.1 bsh
561 1.1 bsh s3c2800_pci_decompose_tag(pcv, intrtag, &bus, &device, &function);
562 1.1 bsh printf("s3c2800_pci_intr_map: pcv=%p, tag=%08lx pin=%d dev=%d\n",
563 1.1 bsh pcv, intrtag, pin, device);
564 1.1 bsh #endif
565 1.1 bsh
566 1.1 bsh
567 1.1 bsh /* S3C2800 has only one interrupt line for PCI */
568 1.1 bsh *ihp = 0;
569 1.1 bsh return 0;
570 1.1 bsh }
571 1.1 bsh
572 1.1 bsh const char *
573 1.1 bsh s3c2800_pci_intr_string(void *pcv, pci_intr_handle_t ih)
574 1.1 bsh {
575 1.1 bsh /* We have only one interrupt source from PCI */
576 1.1 bsh return "pciint";
577 1.1 bsh }
578 1.1 bsh
579 1.1 bsh const struct evcnt *
580 1.1 bsh s3c2800_pci_intr_evcnt(void *pcv, pci_intr_handle_t ih)
581 1.1 bsh {
582 1.1 bsh
583 1.1 bsh /* XXX for now, no evcnt parent reported */
584 1.1 bsh return NULL;
585 1.1 bsh }
586 1.1 bsh /*
587 1.1 bsh * Initialize PCI controller
588 1.1 bsh */
589 1.1 bsh int
590 1.1 bsh sspci_init_controller(struct sspci_softc * sc)
591 1.1 bsh {
592 1.1 bsh bus_space_tag_t iot = sc->sc_iot;
593 1.1 bsh bus_space_handle_t ioh = sc->sc_reg_ioh;
594 1.1 bsh
595 1.1 bsh /* disable PCI command */
596 1.1 bsh bus_space_write_4(iot, ioh, PCI_COMMAND_STATUS_REG,
597 1.1 bsh 0xffff0000);
598 1.1 bsh
599 1.1 bsh /* latency=0x10, cacheline=8 */
600 1.1 bsh bus_space_write_4(iot, ioh, PCI_BHLC_REG,
601 1.1 bsh PCI_BHLC_CODE(0, 0, 0, 0x10, 8));
602 1.1 bsh
603 1.1 bsh bus_space_write_4(iot, ioh, PCI_INTERRUPT_REG,
604 1.1 bsh PCI_INTERRUPT_CODE(0, 0, 0, 0));
605 1.1 bsh
606 1.1 bsh
607 1.1 bsh
608 1.1 bsh #if 1
609 1.1 bsh bus_space_write_4(iot, ioh, PCI_MAPREG_START,
610 1.1 bsh PCI_MAPREG_MEM_TYPE_32BIT | 0x80000000);
611 1.1 bsh /* Cover all DBANKs with BAR0 */
612 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBAM0, 0xf8000000);
613 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBATPA0, S3C2800_DBANK0_START);
614 1.1 bsh #else
615 1.1 bsh bus_space_write_4(iot, ioh, PCI_MAPREG_START,
616 1.1 bsh PCI_MAPREG_MEM_TYPE_32BIT | 0xf0000000);
617 1.1 bsh bus_space_write_4(iot, ioh, PCI_MAPREG_START + 4,
618 1.1 bsh PCI_MAPREG_MEM_TYPE_32BIT | 0x80000000);
619 1.1 bsh
620 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBAM0, 0xffff0000);
621 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBATPA0, 0xffff0000);
622 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBAM1, 0xf1000000);
623 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBATPA1, S3C2800_DBANK0_START);
624 1.1 bsh #endif
625 1.1 bsh
626 1.1 bsh bus_space_write_4(iot, ioh, PCI_COMMAND_STATUS_REG,
627 1.1 bsh PCI_STATUS_PARITY_DETECT |
628 1.1 bsh PCI_STATUS_SPECIAL_ERROR |
629 1.1 bsh PCI_STATUS_MASTER_ABORT |
630 1.1 bsh PCI_STATUS_MASTER_TARGET_ABORT |
631 1.1 bsh PCI_STATUS_TARGET_TARGET_ABORT |
632 1.1 bsh PCI_STATUS_DEVSEL_MEDIUM |
633 1.1 bsh PCI_STATUS_PARITY_ERROR |
634 1.1 bsh PCI_STATUS_BACKTOBACK_SUPPORT |
635 1.1 bsh PCI_STATUS_CAPLIST_SUPPORT |
636 1.1 bsh PCI_COMMAND_MASTER_ENABLE |
637 1.1 bsh PCI_COMMAND_MEM_ENABLE |
638 1.1 bsh PCI_COMMAND_IO_ENABLE);
639 1.1 bsh
640 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCICON,
641 1.1 bsh PCICON_ARB | PCICON_HST);
642 1.1 bsh
643 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCISET, 0);
644 1.1 bsh /* clear all interrupts */
645 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTST, 0xffffffff);
646 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTEN, 0);
647 1.1 bsh
648 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCICON,
649 1.1 bsh PCICON_RDY | PCICON_CFD | PCICON_ATS |
650 1.1 bsh PCICON_ARB | PCICON_HST);
651 1.1 bsh
652 1.1 bsh
653 1.1 bsh #ifdef PCI_DEBUG
654 1.1 bsh {
655 1.1 bsh pcireg_t reg;
656 1.1 bsh int i;
657 1.1 bsh
658 1.1 bsh for (i = 0; i <= 0x40; i += sizeof(pcireg_t)) {
659 1.1 bsh reg = bus_space_read_4(iot, ioh, i);
660 1.1 bsh printf("%03x: %08x\n", i, reg);
661 1.1 bsh }
662 1.1 bsh for (i = 0x100; i <= 0x154; i += sizeof(pcireg_t)) {
663 1.1 bsh reg = bus_space_read_4(iot, ioh, i);
664 1.1 bsh printf("%03x: %08x\n", i, reg);
665 1.1 bsh }
666 1.1 bsh }
667 1.1 bsh #endif
668 1.1 bsh return 0;
669 1.1 bsh }
670 1.1 bsh
671 1.1 bsh
672 1.1 bsh static const char *pci_abnormal_error_name[] = {
673 1.1 bsh "PCI reset deasserted",
674 1.1 bsh "PCI reset asserted",
675 1.1 bsh "PCI master detected fatal error",
676 1.1 bsh "PCI master detected parity error",
677 1.1 bsh "PCI target detected parity error",
678 1.1 bsh "PCI SERR# asserted",
679 1.1 bsh };
680 1.1 bsh
681 1.1 bsh static int
682 1.1 bsh sspci_intr(void *arg)
683 1.1 bsh {
684 1.1 bsh struct sspci_softc *sc = arg;
685 1.1 bsh int s;
686 1.1 bsh bus_space_tag_t iot = sc->sc_iot;
687 1.1 bsh bus_space_handle_t ioh = sc->sc_reg_ioh;
688 1.1 bsh uint32_t interrupts, errors;
689 1.1 bsh
690 1.1 bsh interrupts = bus_space_read_4(iot, ioh, PCICTL_PCIINTST);
691 1.1 bsh
692 1.1 bsh if (interrupts & PCIINT_INA) {
693 1.1 bsh s = splhigh();
694 1.13 matt softint_schedule(sc->sc_softinterrupt);
695 1.1 bsh
696 1.1 bsh /* mask INTA itnerrupt until softinterrupt is handled */
697 1.1 bsh sc->sc_pciinten &= ~PCIINT_INA;
698 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTEN,
699 1.1 bsh sc->sc_pciinten);
700 1.1 bsh
701 1.1 bsh /* acknowledge INTA interrupt */
702 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTST, PCIINT_INA);
703 1.1 bsh
704 1.1 bsh splx(s);
705 1.1 bsh
706 1.1 bsh interrupts &= ~PCIINT_INA;
707 1.1 bsh
708 1.1 bsh }
709 1.1 bsh errors = interrupts & (PCIINT_SER | PCIINT_TPE | PCIINT_MPE |
710 1.1 bsh PCIINT_MFE | PCIINT_PRA | PCIINT_PRD);
711 1.1 bsh if (errors) {
712 1.1 bsh int i;
713 1.1 bsh
714 1.1 bsh for (i = 0; errors; ++i) {
715 1.1 bsh if ((errors & (1 << i)) == 0)
716 1.1 bsh continue;
717 1.1 bsh
718 1.19 chs printf("%s: %s\n", device_xname(sc->sc_dev),
719 1.1 bsh pci_abnormal_error_name[i > 4 ? 5 : i]);
720 1.1 bsh
721 1.1 bsh errors &= ~(1 << i);
722 1.1 bsh }
723 1.1 bsh /* acknowledge interrupts */
724 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTST, interrupts);
725 1.1 bsh }
726 1.1 bsh return 0;
727 1.1 bsh }
728 1.1 bsh
729 1.1 bsh static void
730 1.1 bsh sspci_softintr(void *arg)
731 1.1 bsh {
732 1.1 bsh struct sspci_softc *sc = arg;
733 1.1 bsh struct sspci_irq_handler *ih;
734 1.1 bsh int s;
735 1.1 bsh
736 1.1 bsh
737 1.1 bsh SLIST_FOREACH(ih, &(sc->sc_irq_handlers), link) {
738 1.1 bsh s = _splraise(ih->level);
739 1.1 bsh ih->func(ih->arg);
740 1.1 bsh splx(s);
741 1.1 bsh }
742 1.1 bsh
743 1.1 bsh /* unmask INTA interrupt */
744 1.1 bsh s = splhigh();
745 1.1 bsh sc->sc_pciinten |= PCIINT_INA;
746 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_reg_ioh, PCICTL_PCIINTEN,
747 1.1 bsh sc->sc_pciinten);
748 1.1 bsh splx(s);
749 1.1 bsh }
750