s3c2800_pci.c revision 1.24 1 1.24 skrll /* $NetBSD: s3c2800_pci.c,v 1.24 2018/11/08 06:49:09 skrll Exp $ */
2 1.1 bsh
3 1.1 bsh /*
4 1.1 bsh * Copyright (c) 2002 Fujitsu Component Limited
5 1.1 bsh * Copyright (c) 2002 Genetec Corporation
6 1.1 bsh * All rights reserved.
7 1.1 bsh *
8 1.1 bsh * Redistribution and use in source and binary forms, with or without
9 1.1 bsh * modification, are permitted provided that the following conditions
10 1.1 bsh * are met:
11 1.1 bsh * 1. Redistributions of source code must retain the above copyright
12 1.1 bsh * notice, this list of conditions and the following disclaimer.
13 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 bsh * notice, this list of conditions and the following disclaimer in the
15 1.1 bsh * documentation and/or other materials provided with the distribution.
16 1.1 bsh * 3. Neither the name of The Fujitsu Component Limited nor the name of
17 1.1 bsh * Genetec corporation may not be used to endorse or promote products
18 1.1 bsh * derived from this software without specific prior written permission.
19 1.1 bsh *
20 1.1 bsh * THIS SOFTWARE IS PROVIDED BY FUJITSU COMPONENT LIMITED AND GENETEC
21 1.1 bsh * CORPORATION ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
22 1.1 bsh * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
24 1.1 bsh * DISCLAIMED. IN NO EVENT SHALL FUJITSU COMPONENT LIMITED OR GENETEC
25 1.1 bsh * CORPORATION BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 1.1 bsh * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 1.1 bsh * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
28 1.1 bsh * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
29 1.1 bsh * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
30 1.1 bsh * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
31 1.1 bsh * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 bsh * SUCH DAMAGE.
33 1.1 bsh *
34 1.1 bsh * derived from evbarm/ifpga/ifpga_pci.c
35 1.1 bsh */
36 1.1 bsh
37 1.1 bsh /*
38 1.1 bsh * Copyright (c) 2001 ARM Ltd
39 1.1 bsh * All rights reserved.
40 1.1 bsh *
41 1.1 bsh * Redistribution and use in source and binary forms, with or without
42 1.1 bsh * modification, are permitted provided that the following conditions
43 1.1 bsh * are met:
44 1.1 bsh * 1. Redistributions of source code must retain the above copyright
45 1.1 bsh * notice, this list of conditions and the following disclaimer.
46 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
47 1.1 bsh * notice, this list of conditions and the following disclaimer in the
48 1.1 bsh * documentation and/or other materials provided with the distribution.
49 1.1 bsh * 3. The name of the company may not be used to endorse or promote
50 1.1 bsh * products derived from this software without specific prior written
51 1.1 bsh * permission.
52 1.1 bsh *
53 1.1 bsh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
54 1.1 bsh * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
55 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
56 1.1 bsh * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
57 1.1 bsh * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
58 1.1 bsh * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
59 1.1 bsh * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.1 bsh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.1 bsh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.1 bsh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.1 bsh * SUCH DAMAGE.
64 1.1 bsh *
65 1.1 bsh * Copyright (c) 1997,1998 Mark Brinicombe.
66 1.1 bsh * Copyright (c) 1997,1998 Causality Limited
67 1.1 bsh * All rights reserved.
68 1.1 bsh *
69 1.1 bsh * Redistribution and use in source and binary forms, with or without
70 1.1 bsh * modification, are permitted provided that the following conditions
71 1.1 bsh * are met:
72 1.1 bsh * 1. Redistributions of source code must retain the above copyright
73 1.1 bsh * notice, this list of conditions and the following disclaimer.
74 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
75 1.1 bsh * notice, this list of conditions and the following disclaimer in the
76 1.1 bsh * documentation and/or other materials provided with the distribution.
77 1.1 bsh * 3. All advertising materials mentioning features or use of this software
78 1.1 bsh * must display the following acknowledgement:
79 1.1 bsh * This product includes software developed by Mark Brinicombe
80 1.1 bsh * for the NetBSD Project.
81 1.1 bsh * 4. The name of the company nor the name of the author may be used to
82 1.1 bsh * endorse or promote products derived from this software without specific
83 1.1 bsh * prior written permission.
84 1.1 bsh *
85 1.1 bsh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
86 1.1 bsh * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
87 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
88 1.1 bsh * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
89 1.1 bsh * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
90 1.1 bsh * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
91 1.1 bsh * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
92 1.1 bsh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
93 1.1 bsh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
94 1.1 bsh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
95 1.1 bsh * SUCH DAMAGE.
96 1.1 bsh */
97 1.1 bsh
98 1.1 bsh /*
99 1.1 bsh * PCI configuration support for Samsung s3c2800.
100 1.1 bsh */
101 1.7 lukem
102 1.7 lukem #include <sys/cdefs.h>
103 1.24 skrll __KERNEL_RCSID(0, "$NetBSD: s3c2800_pci.c,v 1.24 2018/11/08 06:49:09 skrll Exp $");
104 1.20 matt
105 1.20 matt #include "opt_pci.h"
106 1.20 matt #include "pci.h"
107 1.1 bsh
108 1.1 bsh #include <sys/param.h>
109 1.1 bsh #include <sys/systm.h>
110 1.1 bsh #include <sys/kernel.h>
111 1.1 bsh #include <sys/device.h>
112 1.1 bsh #include <sys/extent.h>
113 1.1 bsh #include <sys/malloc.h>
114 1.1 bsh
115 1.1 bsh #include <uvm/uvm_extern.h>
116 1.1 bsh
117 1.16 dyoung #include <sys/bus.h>
118 1.1 bsh
119 1.1 bsh #include <dev/pci/pcireg.h>
120 1.20 matt #include <dev/pci/pcivar.h>
121 1.1 bsh #include <dev/pci/pciconf.h>
122 1.1 bsh
123 1.20 matt #include <arm/locore.h>
124 1.20 matt
125 1.20 matt #include <arm/s3c2xx0/s3c2800reg.h>
126 1.20 matt #include <arm/s3c2xx0/s3c2800var.h>
127 1.1 bsh
128 1.1 bsh /*
129 1.1 bsh * pci tag encoding.
130 1.1 bsh * also useful for configuration type 0 address
131 1.1 bsh */
132 1.1 bsh #define BUSNO_SHIFT 16
133 1.1 bsh #define BUSNO_MASK (0xff<<BUSNO_SHIFT)
134 1.1 bsh #define DEVNO_SHIFT 11
135 1.1 bsh #define DEVNO_MASK (0x1f<<DEVNO_SHIFT)
136 1.1 bsh #define tag_to_devno(tag) (((tag)&DEVNO_MASK)>>DEVNO_SHIFT)
137 1.1 bsh #define FUNNO_SHIFT 8
138 1.1 bsh #define FUNNO_MASK (0x07<<FUNNO_SHIFT)
139 1.1 bsh
140 1.1 bsh #define BUS0_DEV_MIN 1
141 1.1 bsh #define BUS0_DEV_MAX 21
142 1.1 bsh
143 1.19 chs void s3c2800_pci_attach_hook(device_t, device_t, struct pcibus_attach_args *);
144 1.1 bsh int s3c2800_pci_bus_maxdevs(void *, int);
145 1.1 bsh pcitag_t s3c2800_pci_make_tag(void *, int, int, int);
146 1.1 bsh void s3c2800_pci_decompose_tag(void *, pcitag_t, int *, int *, int *);
147 1.1 bsh pcireg_t s3c2800_pci_conf_read(void *, pcitag_t, int);
148 1.1 bsh void s3c2800_pci_conf_write(void *, pcitag_t, int, pcireg_t);
149 1.18 matt void s3c2800_pci_conf_interrupt(void *, int, int, int, int, int *);
150 1.14 dyoung int s3c2800_pci_intr_map(const struct pci_attach_args *,
151 1.14 dyoung pci_intr_handle_t *);
152 1.21 christos const char *s3c2800_pci_intr_string(void *, pci_intr_handle_t, char *, size_t);
153 1.1 bsh const struct evcnt *s3c2800_pci_intr_evcnt(void *, pci_intr_handle_t);
154 1.12 christos void *s3c2800_pci_intr_establish(void *, pci_intr_handle_t, int,
155 1.1 bsh int (*) (void *), void *);
156 1.1 bsh void s3c2800_pci_intr_disestablish(void *, void *);
157 1.1 bsh
158 1.1 bsh #define PCI_CONF_LOCK(s) (s) = disable_interrupts(I32_bit)
159 1.1 bsh #define PCI_CONF_UNLOCK(s) restore_interrupts((s))
160 1.1 bsh
161 1.1 bsh struct sspci_irq_handler {
162 1.1 bsh int (*func) (void *);
163 1.1 bsh void *arg;
164 1.1 bsh int level;
165 1.1 bsh SLIST_ENTRY(sspci_irq_handler) link;
166 1.1 bsh };
167 1.1 bsh
168 1.1 bsh struct sspci_softc {
169 1.19 chs device_t sc_dev;
170 1.1 bsh
171 1.1 bsh bus_space_tag_t sc_iot;
172 1.1 bsh bus_space_handle_t sc_reg_ioh;
173 1.1 bsh bus_space_handle_t sc_conf0_ioh; /* config type0 space */
174 1.1 bsh bus_space_handle_t sc_conf1_ioh; /* config type1 space */
175 1.1 bsh
176 1.1 bsh uint32_t sc_pciinten; /* copy of PCIINTEN register */
177 1.1 bsh
178 1.1 bsh /* list of interrupt handlers. SLIST is not good for removing
179 1.1 bsh * element from it, but intr_disestablish is rarely called */
180 1.1 bsh SLIST_HEAD(, sspci_irq_handler) sc_irq_handlers;
181 1.1 bsh
182 1.1 bsh void *sc_softinterrupt;
183 1.1 bsh };
184 1.1 bsh
185 1.19 chs static int sspci_match(device_t, cfdata_t, void *aux);
186 1.19 chs static void sspci_attach(device_t, device_t, void *);
187 1.1 bsh
188 1.1 bsh static int sspci_bs_map(void *, bus_addr_t, bus_size_t, int,
189 1.1 bsh bus_space_handle_t *);
190 1.1 bsh static int sspci_init_controller(struct sspci_softc *);
191 1.1 bsh static int sspci_intr(void *);
192 1.1 bsh static void sspci_softintr(void *);
193 1.1 bsh
194 1.1 bsh /* attach structures */
195 1.19 chs CFATTACH_DECL_NEW(sspci, sizeof(struct sspci_softc), sspci_match, sspci_attach,
196 1.1 bsh NULL, NULL);
197 1.1 bsh
198 1.1 bsh
199 1.1 bsh struct arm32_pci_chipset sspci_chipset = {
200 1.1 bsh NULL, /* conf_v */
201 1.1 bsh s3c2800_pci_attach_hook,
202 1.1 bsh s3c2800_pci_bus_maxdevs,
203 1.1 bsh s3c2800_pci_make_tag,
204 1.1 bsh s3c2800_pci_decompose_tag,
205 1.24 skrll NULL,
206 1.1 bsh s3c2800_pci_conf_read,
207 1.1 bsh s3c2800_pci_conf_write,
208 1.1 bsh NULL, /* intr_v */
209 1.1 bsh s3c2800_pci_intr_map,
210 1.1 bsh s3c2800_pci_intr_string,
211 1.1 bsh s3c2800_pci_intr_evcnt,
212 1.23 jmcneill NULL, /* intr_setattr */
213 1.1 bsh s3c2800_pci_intr_establish,
214 1.18 matt s3c2800_pci_intr_disestablish,
215 1.18 matt #ifdef __HAVE_PCI_CONF_HOOK
216 1.18 matt NULL,
217 1.18 matt #endif
218 1.18 matt s3c2800_pci_conf_interrupt,
219 1.1 bsh };
220 1.1 bsh
221 1.1 bsh
222 1.1 bsh /*
223 1.1 bsh * bus space tag for PCI IO/Memory access space.
224 1.1 bsh * filled in by sspci_attach()
225 1.1 bsh */
226 1.1 bsh struct bus_space sspci_io_tag, sspci_mem_tag;
227 1.1 bsh
228 1.1 bsh static int
229 1.19 chs sspci_match(device_t parent, cfdata_t match, void *aux)
230 1.1 bsh {
231 1.1 bsh return 1;
232 1.1 bsh }
233 1.1 bsh
234 1.1 bsh static void
235 1.19 chs sspci_attach(device_t parent, device_t self, void *aux)
236 1.1 bsh {
237 1.19 chs struct sspci_softc *sc = device_private(self);
238 1.1 bsh struct s3c2xx0_attach_args *aa = aux;
239 1.1 bsh bus_space_tag_t iot;
240 1.1 bsh bus_dma_tag_t pci_dma_tag;
241 1.1 bsh const char *error_on; /* for panic message */
242 1.1 bsh #if defined(PCI_NETBSD_CONFIGURE)
243 1.1 bsh struct extent *ioext, *memext;
244 1.1 bsh struct pcibus_attach_args pci_pba;
245 1.1 bsh #endif
246 1.1 bsh
247 1.1 bsh #define FAIL(which) do { \
248 1.1 bsh error_on=(which); goto abort; }while(/*CONSTCOND*/0)
249 1.1 bsh
250 1.19 chs sc->sc_dev = self;
251 1.1 bsh iot = sc->sc_iot = aa->sa_iot;
252 1.1 bsh if (bus_space_map(iot, S3C2800_PCICTL_BASE,
253 1.1 bsh S3C2800_PCICTL_SIZE, 0, &sc->sc_reg_ioh))
254 1.1 bsh FAIL("control regs");
255 1.1 bsh
256 1.1 bsh if (bus_space_map(iot, S3C2800_PCI_CONF0_BASE,
257 1.1 bsh S3C2800_PCI_CONF0_SIZE, 0, &sc->sc_conf0_ioh))
258 1.1 bsh FAIL("config type 0 area");
259 1.1 bsh
260 1.1 bsh #if 0
261 1.1 bsh if (bus_space_map(iot, S3C2800_PCI_CONF1_BASE,
262 1.1 bsh S3C2800_PCI_CONF1_SIZE, 0, &sc->sc_conf1_ioh))
263 1.1 bsh FAIL("config type 1 area");
264 1.1 bsh #endif
265 1.1 bsh printf("\n");
266 1.1 bsh
267 1.1 bsh SLIST_INIT(&sc->sc_irq_handlers);
268 1.4 bsh if (!s3c2800_intr_establish(S3C2800_INT_PCI, IPL_AUDIO, IST_LEVEL,
269 1.1 bsh sspci_intr, sc))
270 1.1 bsh FAIL("intr_establish");
271 1.1 bsh
272 1.13 matt sc->sc_softinterrupt = softint_establish(SOFTINT_SERIAL,
273 1.1 bsh sspci_softintr, sc);
274 1.1 bsh if (sc->sc_softinterrupt == NULL)
275 1.13 matt FAIL("softint_establish");
276 1.1 bsh
277 1.1 bsh #if defined(PCI_NETBSD_CONFIGURE)
278 1.1 bsh if (sspci_init_controller(sc)) {
279 1.19 chs printf("%s: failed to initialize controller\n", device_xname(self));
280 1.1 bsh return;
281 1.1 bsh }
282 1.1 bsh #endif
283 1.1 bsh
284 1.1 bsh sc->sc_pciinten =
285 1.1 bsh PCIINT_INA | PCIINT_SER | PCIINT_TPE | PCIINT_MPE |
286 1.1 bsh PCIINT_MFE | PCIINT_PRA | PCIINT_PRD;
287 1.1 bsh
288 1.1 bsh bus_space_write_4(iot, sc->sc_reg_ioh, PCICTL_PCIINTEN,
289 1.1 bsh sc->sc_pciinten);
290 1.1 bsh
291 1.1 bsh {
292 1.1 bsh pcireg_t id_reg, class_reg;
293 1.1 bsh char buf[1000];
294 1.1 bsh
295 1.1 bsh id_reg = bus_space_read_4(iot, sc->sc_reg_ioh,
296 1.1 bsh PCI_ID_REG);
297 1.1 bsh class_reg = bus_space_read_4(iot,
298 1.1 bsh sc->sc_reg_ioh, PCI_CLASS_REG);
299 1.1 bsh
300 1.8 kleink pci_devinfo(id_reg, class_reg, 1, buf, sizeof(buf));
301 1.19 chs printf("%s: %s\n", device_xname(self), buf);
302 1.1 bsh }
303 1.1 bsh
304 1.1 bsh #if defined(PCI_NETBSD_CONFIGURE)
305 1.6 bsh ioext = extent_create("pciio", 0x100, S3C2800_PCI_IOSPACE_SIZE - 0x100,
306 1.17 para NULL, 0, EX_NOWAIT);
307 1.1 bsh
308 1.1 bsh memext = extent_create("pcimem", 0, S3C2800_PCI_MEMSPACE_SIZE,
309 1.17 para NULL, 0, EX_NOWAIT);
310 1.1 bsh
311 1.1 bsh sspci_chipset.pc_conf_v = (void *) sc;
312 1.1 bsh sspci_chipset.pc_intr_v = (void *) sc;
313 1.1 bsh
314 1.1 bsh pci_configure_bus(&sspci_chipset, ioext, memext, NULL, 0,
315 1.1 bsh arm_dcache_align);
316 1.1 bsh
317 1.1 bsh extent_destroy(memext);
318 1.1 bsh extent_destroy(ioext);
319 1.1 bsh #endif /* PCI_NETBSD_CONFIGURE */
320 1.1 bsh
321 1.1 bsh /* initialize bus space tag */
322 1.1 bsh sspci_io_tag = *iot;
323 1.1 bsh sspci_io_tag.bs_cookie = (void *) S3C2800_PCI_IOSPACE_BASE;
324 1.1 bsh sspci_io_tag.bs_map = sspci_bs_map;
325 1.1 bsh sspci_mem_tag = *iot;
326 1.1 bsh sspci_mem_tag.bs_cookie = (void *) S3C2800_PCI_MEMSPACE_BASE;
327 1.1 bsh sspci_mem_tag.bs_map = sspci_bs_map;
328 1.1 bsh
329 1.1 bsh
330 1.1 bsh /* Platform provides PCI DMA tag */
331 1.1 bsh pci_dma_tag = s3c2800_pci_dma_init();
332 1.1 bsh
333 1.1 bsh pci_pba.pba_pc = &sspci_chipset;
334 1.1 bsh pci_pba.pba_iot = &sspci_io_tag;
335 1.1 bsh pci_pba.pba_memt = &sspci_mem_tag;
336 1.1 bsh pci_pba.pba_dmat = pci_dma_tag;
337 1.5 fvdl pci_pba.pba_dmat64 = NULL;
338 1.15 dyoung pci_pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY;
339 1.1 bsh pci_pba.pba_bus = 0;
340 1.1 bsh pci_pba.pba_bridgetag = NULL;
341 1.1 bsh
342 1.9 drochner config_found_ia(self, "pcibus", &pci_pba, pcibusprint);
343 1.1 bsh
344 1.1 bsh return;
345 1.1 bsh
346 1.1 bsh #undef FAIL
347 1.1 bsh abort:
348 1.1 bsh panic("%s: map failed (%s)",
349 1.19 chs device_xname(self), error_on);
350 1.1 bsh }
351 1.1 bsh
352 1.1 bsh
353 1.1 bsh static int
354 1.1 bsh sspci_bs_map(void *t, bus_addr_t bpa, bus_size_t size, int flag,
355 1.1 bsh bus_space_handle_t * bshp)
356 1.1 bsh {
357 1.1 bsh bus_addr_t startpa, endpa;
358 1.1 bsh vaddr_t va;
359 1.1 bsh
360 1.1 bsh #ifdef PCI_DEBUG
361 1.1 bsh printf("sspci_bs_map: t=%p, addr=%lx, size=%lx, flag=%d\n",
362 1.1 bsh t, bpa, size, flag);
363 1.1 bsh #endif
364 1.1 bsh
365 1.1 bsh /* Round the allocation to page boundries */
366 1.1 bsh startpa = trunc_page(bpa);
367 1.1 bsh endpa = round_page(bpa + size);
368 1.1 bsh
369 1.1 bsh /* Get some VM. */
370 1.11 yamt va = uvm_km_alloc(kernel_map, endpa - startpa, 0,
371 1.11 yamt UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
372 1.1 bsh if (va == 0)
373 1.1 bsh return ENOMEM;
374 1.1 bsh
375 1.1 bsh /* Store the bus space handle */
376 1.1 bsh *bshp = va + (bpa & PGOFSET);
377 1.1 bsh
378 1.1 bsh /* Now map the pages */
379 1.1 bsh /* The cookie is the physical base address for PCI I/O or memory area */
380 1.1 bsh while (startpa < endpa) {
381 1.1 bsh /* XXX pmap_kenter_pa maps pages cacheable -- not what we
382 1.1 bsh * want. */
383 1.1 bsh pmap_enter(pmap_kernel(), va, (bus_addr_t) t + startpa,
384 1.1 bsh VM_PROT_READ | VM_PROT_WRITE, 0);
385 1.3 thorpej va += PAGE_SIZE;
386 1.3 thorpej startpa += PAGE_SIZE;
387 1.1 bsh }
388 1.1 bsh pmap_update(pmap_kernel());
389 1.1 bsh
390 1.1 bsh return 0;
391 1.1 bsh }
392 1.1 bsh
393 1.1 bsh
394 1.1 bsh
395 1.1 bsh void
396 1.18 matt s3c2800_pci_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *iline)
397 1.1 bsh {
398 1.1 bsh #ifdef PCI_DEBUG
399 1.18 matt printf("pci_conf_interrupt(v(%p), bus(%d), dev(%d), ipin(%d), swiz(%d), *iline(%p)\n", v, bus, dev, ipin, swiz, iline);
400 1.1 bsh #endif
401 1.1 bsh if (bus == 0) {
402 1.1 bsh *iline = dev;
403 1.1 bsh } else {
404 1.1 bsh panic("pci_conf_interrupt: bus=%d: not yet implemented", bus);
405 1.1 bsh }
406 1.1 bsh }
407 1.1 bsh
408 1.1 bsh void
409 1.19 chs s3c2800_pci_attach_hook(device_t parent, device_t self,
410 1.1 bsh struct pcibus_attach_args * pba)
411 1.1 bsh {
412 1.1 bsh
413 1.1 bsh /* Nothing to do. */
414 1.1 bsh #ifdef PCI_DEBUG
415 1.1 bsh printf("s3c2800_pci_attach_hook()\n");
416 1.1 bsh #endif
417 1.1 bsh }
418 1.1 bsh
419 1.1 bsh int
420 1.1 bsh s3c2800_pci_bus_maxdevs(void *v, int busno)
421 1.1 bsh {
422 1.1 bsh
423 1.1 bsh #ifdef PCI_DEBUG
424 1.1 bsh printf("s3c2800_pci_bus_maxdevs(v=%p, busno=%d)\n", v, busno);
425 1.1 bsh #endif
426 1.1 bsh return (32);
427 1.1 bsh }
428 1.1 bsh pcitag_t
429 1.1 bsh s3c2800_pci_make_tag(void *v, int bus, int device, int function)
430 1.1 bsh {
431 1.1 bsh
432 1.1 bsh return ((bus << BUSNO_SHIFT) | (device << DEVNO_SHIFT) |
433 1.1 bsh (function << FUNNO_SHIFT));
434 1.1 bsh }
435 1.1 bsh
436 1.1 bsh void
437 1.1 bsh s3c2800_pci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
438 1.1 bsh {
439 1.1 bsh if (bp != NULL)
440 1.1 bsh *bp = (tag >> BUSNO_SHIFT) & 0xff;
441 1.1 bsh if (dp != NULL)
442 1.1 bsh *dp = (tag >> DEVNO_SHIFT) & 0x1f;
443 1.1 bsh if (fp != NULL)
444 1.1 bsh *fp = (tag >> FUNNO_SHIFT) & 0x7;
445 1.1 bsh }
446 1.1 bsh
447 1.1 bsh static vaddr_t
448 1.1 bsh make_pci_conf_va(struct sspci_softc * sc, pcitag_t tag, int offset)
449 1.1 bsh {
450 1.22 msaitoh
451 1.22 msaitoh if ((unsigned int)offset >= PCI_CONF_SIZE)
452 1.22 msaitoh return (vaddr_t) -1;
453 1.22 msaitoh
454 1.1 bsh if ((tag & BUSNO_MASK) == 0) {
455 1.1 bsh /* configuration type 0 */
456 1.1 bsh int devno = tag_to_devno(tag);
457 1.1 bsh
458 1.1 bsh if (devno < BUS0_DEV_MIN || BUS0_DEV_MAX < devno)
459 1.1 bsh return 0;
460 1.1 bsh
461 1.1 bsh return (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_conf0_ioh) +
462 1.1 bsh (tag & (DEVNO_MASK | FUNNO_MASK)) + offset;
463 1.1 bsh } else {
464 1.1 bsh /* XXX */
465 1.1 bsh return (vaddr_t) - 1; /* cause fault */
466 1.1 bsh }
467 1.1 bsh }
468 1.1 bsh
469 1.1 bsh
470 1.1 bsh pcireg_t
471 1.1 bsh s3c2800_pci_conf_read(void *v, pcitag_t tag, int offset)
472 1.1 bsh {
473 1.1 bsh struct sspci_softc *sc = v;
474 1.1 bsh vaddr_t va = make_pci_conf_va(sc, tag, offset);
475 1.1 bsh int s;
476 1.1 bsh pcireg_t rv;
477 1.1 bsh
478 1.1 bsh #ifdef PCI_DEBUG
479 1.1 bsh printf("s3c2800_pci_conf_read: base=%lx tag=%lx offset=%x\n",
480 1.1 bsh sc->sc_conf0_ioh, tag, offset);
481 1.1 bsh #endif
482 1.1 bsh if (va == 0)
483 1.1 bsh return -1;
484 1.1 bsh
485 1.1 bsh PCI_CONF_LOCK(s);
486 1.1 bsh
487 1.1 bsh if (badaddr_read((void *) va, sizeof(rv), &rv)) {
488 1.1 bsh #if PCI_DEBUG
489 1.1 bsh printf("conf_read: %lx bad address\n", va);
490 1.1 bsh #endif
491 1.1 bsh rv = (pcireg_t) - 1;
492 1.1 bsh }
493 1.1 bsh PCI_CONF_UNLOCK(s);
494 1.1 bsh
495 1.1 bsh return rv;
496 1.1 bsh }
497 1.1 bsh
498 1.1 bsh void
499 1.1 bsh s3c2800_pci_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
500 1.1 bsh {
501 1.1 bsh struct sspci_softc *sc = v;
502 1.1 bsh vaddr_t va = make_pci_conf_va(sc, tag, offset);
503 1.1 bsh u_int s;
504 1.1 bsh
505 1.1 bsh #ifdef PCI_DEBUG
506 1.1 bsh printf("s3c2800_pci_conf_write: tag=%lx offset=%x -> va=%lx\n", tag, offset, va);
507 1.1 bsh #endif
508 1.1 bsh
509 1.1 bsh PCI_CONF_LOCK(s);
510 1.1 bsh
511 1.1 bsh *(pcireg_t *) va = val;
512 1.1 bsh
513 1.1 bsh PCI_CONF_UNLOCK(s);
514 1.1 bsh }
515 1.1 bsh
516 1.1 bsh void *
517 1.1 bsh s3c2800_pci_intr_establish(void *pcv, pci_intr_handle_t ih, int level,
518 1.1 bsh int (*func) (void *), void *arg)
519 1.1 bsh {
520 1.1 bsh struct sspci_softc *sc = pcv;
521 1.1 bsh struct sspci_irq_handler *handler;
522 1.1 bsh int s;
523 1.1 bsh
524 1.1 bsh #ifdef PCI_DEBUG
525 1.1 bsh printf("s3c2800_pci_intr_establish(pcv=%p, ih=0x%lx, level=%d, "
526 1.1 bsh "func=%p, arg=%p)\n", pcv, ih, level, func, arg);
527 1.1 bsh #endif
528 1.1 bsh
529 1.1 bsh handler = malloc(sizeof *handler, M_DEVBUF, cold ? M_NOWAIT : M_WAITOK);
530 1.1 bsh if (handler == NULL)
531 1.1 bsh panic("sspci_intr_establish: can't malloc handler info");
532 1.1 bsh
533 1.1 bsh handler->func = func;
534 1.1 bsh handler->arg = arg;
535 1.1 bsh handler->level = level;
536 1.1 bsh
537 1.1 bsh s = splhigh();
538 1.1 bsh SLIST_INSERT_HEAD(&sc->sc_irq_handlers, handler, link);
539 1.1 bsh splx(s);
540 1.1 bsh
541 1.1 bsh return (handler);
542 1.1 bsh }
543 1.1 bsh
544 1.1 bsh void
545 1.1 bsh s3c2800_pci_intr_disestablish(void *pcv, void *cookie)
546 1.1 bsh {
547 1.1 bsh struct sspci_softc *sc = pcv;
548 1.1 bsh struct sspci_irq_handler *ih = cookie;
549 1.1 bsh int s;
550 1.1 bsh
551 1.1 bsh #ifdef PCI_DEBUG
552 1.1 bsh printf("s3c2800_pci_intr_disestablish(pcv=%p, cookie=%p)\n",
553 1.1 bsh pcv, cookie);
554 1.1 bsh #endif
555 1.1 bsh
556 1.1 bsh s = splhigh();
557 1.1 bsh SLIST_REMOVE(&sc->sc_irq_handlers, ih, sspci_irq_handler, link);
558 1.1 bsh splx(s);
559 1.1 bsh }
560 1.1 bsh
561 1.1 bsh int
562 1.14 dyoung s3c2800_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
563 1.1 bsh {
564 1.1 bsh #ifdef PCI_DEBUG
565 1.1 bsh int pin = pa->pa_intrpin;
566 1.1 bsh void *pcv = pa->pa_pc;
567 1.1 bsh pcitag_t intrtag = pa->pa_intrtag;
568 1.1 bsh int bus, device, function;
569 1.1 bsh
570 1.1 bsh s3c2800_pci_decompose_tag(pcv, intrtag, &bus, &device, &function);
571 1.1 bsh printf("s3c2800_pci_intr_map: pcv=%p, tag=%08lx pin=%d dev=%d\n",
572 1.1 bsh pcv, intrtag, pin, device);
573 1.1 bsh #endif
574 1.1 bsh
575 1.1 bsh
576 1.1 bsh /* S3C2800 has only one interrupt line for PCI */
577 1.1 bsh *ihp = 0;
578 1.1 bsh return 0;
579 1.1 bsh }
580 1.1 bsh
581 1.1 bsh const char *
582 1.21 christos s3c2800_pci_intr_string(void *pcv, pci_intr_handle_t ih, char *buf, size_t len)
583 1.1 bsh {
584 1.1 bsh /* We have only one interrupt source from PCI */
585 1.21 christos strlcpy(buf, "pciint", len);
586 1.21 christos return buf;
587 1.1 bsh }
588 1.1 bsh
589 1.1 bsh const struct evcnt *
590 1.1 bsh s3c2800_pci_intr_evcnt(void *pcv, pci_intr_handle_t ih)
591 1.1 bsh {
592 1.1 bsh
593 1.1 bsh /* XXX for now, no evcnt parent reported */
594 1.1 bsh return NULL;
595 1.1 bsh }
596 1.1 bsh /*
597 1.1 bsh * Initialize PCI controller
598 1.1 bsh */
599 1.1 bsh int
600 1.1 bsh sspci_init_controller(struct sspci_softc * sc)
601 1.1 bsh {
602 1.1 bsh bus_space_tag_t iot = sc->sc_iot;
603 1.1 bsh bus_space_handle_t ioh = sc->sc_reg_ioh;
604 1.1 bsh
605 1.1 bsh /* disable PCI command */
606 1.1 bsh bus_space_write_4(iot, ioh, PCI_COMMAND_STATUS_REG,
607 1.1 bsh 0xffff0000);
608 1.1 bsh
609 1.1 bsh /* latency=0x10, cacheline=8 */
610 1.1 bsh bus_space_write_4(iot, ioh, PCI_BHLC_REG,
611 1.1 bsh PCI_BHLC_CODE(0, 0, 0, 0x10, 8));
612 1.1 bsh
613 1.1 bsh bus_space_write_4(iot, ioh, PCI_INTERRUPT_REG,
614 1.1 bsh PCI_INTERRUPT_CODE(0, 0, 0, 0));
615 1.1 bsh
616 1.1 bsh
617 1.1 bsh
618 1.1 bsh #if 1
619 1.1 bsh bus_space_write_4(iot, ioh, PCI_MAPREG_START,
620 1.1 bsh PCI_MAPREG_MEM_TYPE_32BIT | 0x80000000);
621 1.1 bsh /* Cover all DBANKs with BAR0 */
622 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBAM0, 0xf8000000);
623 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBATPA0, S3C2800_DBANK0_START);
624 1.1 bsh #else
625 1.1 bsh bus_space_write_4(iot, ioh, PCI_MAPREG_START,
626 1.1 bsh PCI_MAPREG_MEM_TYPE_32BIT | 0xf0000000);
627 1.1 bsh bus_space_write_4(iot, ioh, PCI_MAPREG_START + 4,
628 1.1 bsh PCI_MAPREG_MEM_TYPE_32BIT | 0x80000000);
629 1.1 bsh
630 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBAM0, 0xffff0000);
631 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBATPA0, 0xffff0000);
632 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBAM1, 0xf1000000);
633 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIBATPA1, S3C2800_DBANK0_START);
634 1.1 bsh #endif
635 1.1 bsh
636 1.1 bsh bus_space_write_4(iot, ioh, PCI_COMMAND_STATUS_REG,
637 1.1 bsh PCI_STATUS_PARITY_DETECT |
638 1.1 bsh PCI_STATUS_SPECIAL_ERROR |
639 1.1 bsh PCI_STATUS_MASTER_ABORT |
640 1.1 bsh PCI_STATUS_MASTER_TARGET_ABORT |
641 1.1 bsh PCI_STATUS_TARGET_TARGET_ABORT |
642 1.1 bsh PCI_STATUS_DEVSEL_MEDIUM |
643 1.1 bsh PCI_STATUS_PARITY_ERROR |
644 1.1 bsh PCI_STATUS_BACKTOBACK_SUPPORT |
645 1.1 bsh PCI_STATUS_CAPLIST_SUPPORT |
646 1.1 bsh PCI_COMMAND_MASTER_ENABLE |
647 1.1 bsh PCI_COMMAND_MEM_ENABLE |
648 1.1 bsh PCI_COMMAND_IO_ENABLE);
649 1.1 bsh
650 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCICON,
651 1.1 bsh PCICON_ARB | PCICON_HST);
652 1.1 bsh
653 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCISET, 0);
654 1.1 bsh /* clear all interrupts */
655 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTST, 0xffffffff);
656 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTEN, 0);
657 1.1 bsh
658 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCICON,
659 1.1 bsh PCICON_RDY | PCICON_CFD | PCICON_ATS |
660 1.1 bsh PCICON_ARB | PCICON_HST);
661 1.1 bsh
662 1.1 bsh
663 1.1 bsh #ifdef PCI_DEBUG
664 1.1 bsh {
665 1.1 bsh pcireg_t reg;
666 1.1 bsh int i;
667 1.1 bsh
668 1.1 bsh for (i = 0; i <= 0x40; i += sizeof(pcireg_t)) {
669 1.1 bsh reg = bus_space_read_4(iot, ioh, i);
670 1.1 bsh printf("%03x: %08x\n", i, reg);
671 1.1 bsh }
672 1.1 bsh for (i = 0x100; i <= 0x154; i += sizeof(pcireg_t)) {
673 1.1 bsh reg = bus_space_read_4(iot, ioh, i);
674 1.1 bsh printf("%03x: %08x\n", i, reg);
675 1.1 bsh }
676 1.1 bsh }
677 1.1 bsh #endif
678 1.1 bsh return 0;
679 1.1 bsh }
680 1.1 bsh
681 1.1 bsh
682 1.1 bsh static const char *pci_abnormal_error_name[] = {
683 1.1 bsh "PCI reset deasserted",
684 1.1 bsh "PCI reset asserted",
685 1.1 bsh "PCI master detected fatal error",
686 1.1 bsh "PCI master detected parity error",
687 1.1 bsh "PCI target detected parity error",
688 1.1 bsh "PCI SERR# asserted",
689 1.1 bsh };
690 1.1 bsh
691 1.1 bsh static int
692 1.1 bsh sspci_intr(void *arg)
693 1.1 bsh {
694 1.1 bsh struct sspci_softc *sc = arg;
695 1.1 bsh int s;
696 1.1 bsh bus_space_tag_t iot = sc->sc_iot;
697 1.1 bsh bus_space_handle_t ioh = sc->sc_reg_ioh;
698 1.1 bsh uint32_t interrupts, errors;
699 1.1 bsh
700 1.1 bsh interrupts = bus_space_read_4(iot, ioh, PCICTL_PCIINTST);
701 1.1 bsh
702 1.1 bsh if (interrupts & PCIINT_INA) {
703 1.1 bsh s = splhigh();
704 1.13 matt softint_schedule(sc->sc_softinterrupt);
705 1.1 bsh
706 1.1 bsh /* mask INTA itnerrupt until softinterrupt is handled */
707 1.1 bsh sc->sc_pciinten &= ~PCIINT_INA;
708 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTEN,
709 1.1 bsh sc->sc_pciinten);
710 1.1 bsh
711 1.1 bsh /* acknowledge INTA interrupt */
712 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTST, PCIINT_INA);
713 1.1 bsh
714 1.1 bsh splx(s);
715 1.1 bsh
716 1.1 bsh interrupts &= ~PCIINT_INA;
717 1.1 bsh
718 1.1 bsh }
719 1.1 bsh errors = interrupts & (PCIINT_SER | PCIINT_TPE | PCIINT_MPE |
720 1.1 bsh PCIINT_MFE | PCIINT_PRA | PCIINT_PRD);
721 1.1 bsh if (errors) {
722 1.1 bsh int i;
723 1.1 bsh
724 1.1 bsh for (i = 0; errors; ++i) {
725 1.1 bsh if ((errors & (1 << i)) == 0)
726 1.1 bsh continue;
727 1.1 bsh
728 1.19 chs printf("%s: %s\n", device_xname(sc->sc_dev),
729 1.1 bsh pci_abnormal_error_name[i > 4 ? 5 : i]);
730 1.1 bsh
731 1.1 bsh errors &= ~(1 << i);
732 1.1 bsh }
733 1.1 bsh /* acknowledge interrupts */
734 1.1 bsh bus_space_write_4(iot, ioh, PCICTL_PCIINTST, interrupts);
735 1.1 bsh }
736 1.1 bsh return 0;
737 1.1 bsh }
738 1.1 bsh
739 1.1 bsh static void
740 1.1 bsh sspci_softintr(void *arg)
741 1.1 bsh {
742 1.1 bsh struct sspci_softc *sc = arg;
743 1.1 bsh struct sspci_irq_handler *ih;
744 1.1 bsh int s;
745 1.1 bsh
746 1.1 bsh
747 1.1 bsh SLIST_FOREACH(ih, &(sc->sc_irq_handlers), link) {
748 1.1 bsh s = _splraise(ih->level);
749 1.1 bsh ih->func(ih->arg);
750 1.1 bsh splx(s);
751 1.1 bsh }
752 1.1 bsh
753 1.1 bsh /* unmask INTA interrupt */
754 1.1 bsh s = splhigh();
755 1.1 bsh sc->sc_pciinten |= PCIINT_INA;
756 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_reg_ioh, PCICTL_PCIINTEN,
757 1.1 bsh sc->sc_pciinten);
758 1.1 bsh splx(s);
759 1.1 bsh }
760